![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 966](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827966.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
966 of 1441
NXP Semiconductors
UM10503
Chapter 30: LPC43xx/LPC43Sxx State Configurable Timer (SCT)
5:4
SETCLR2
Set/clear operation on output 2. Value 0x3 is reserved. Do not program this value.
0
0x0
Set and clear do not depend on any counter.
0x1
Set and clear are reversed when counter L or the unified counter is counting down.
0x2
Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1.
7:6
SETCLR3
Set/clear operation on output 3. Value 0x3 is reserved. Do not program this value.
0
0x0
Set and clear do not depend on any counter.
0x1
Set and clear are reversed when counter L or the unified counter is counting down.
0x2
Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1.
9:8
SETCLR4
Set/clear operation on output 4. Value 0x3 is reserved. Do not program this value.
0
0x0
Set and clear do not depend on any counter.
0x1
Set and clear are reversed when counter L or the unified counter is counting down.
0x2
Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1.
11:
10
SETCLR5
Set/clear operation on output 5. Value 0x3 is reserved. Do not program this value.
0
0x0
Set and clear do not depend on any counter.
0x1
Set and clear are reversed when counter L or the unified counter is counting down.
0x2
Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1.
13:
12
SETCLR6
Set/clear operation on output 6. Value 0x3 is reserved. Do not program this value.
0
0x0
Set and clear do not depend on any counter.
0x1
Set and clear are reversed when counter L or the unified counter is counting down.
0x2
Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1.
15:
14
SETCLR7
Set/clear operation on output 7. Value 0x3 is reserved. Do not program this value.
0
0x0
Set and clear do not depend on any counter.
0x1
Set and clear are reversed when counter L or the unified counter is counting down.
0x2
Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1.
17:
16
SETCLR8
Set/clear operation on output 8. Value 0x3 is reserved. Do not program this value.
0
0x0
Set and clear do not depend on any counter.
0x1
Set and clear are reversed when counter L or the unified counter is counting down.
0x2
Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1.
19:
18
SETCLR9
Set/clear operation on output 9. Value 0x3 is reserved. Do not program this value.
0
0x0
Set and clear do not depend on any counter.
0x1
Set and clear are reversed when counter L or the unified counter is counting down.
0x2
Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1.
21:
20
SETCLR10
Set/clear operation on output 5. Value 0x3 is reserved. Do not program this value.
0
0x0
Set and clear do not depend on any counter.
0x1
Set and clear are reversed when counter L or the unified counter is counting down.
0x2
Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1.
23:
22
SETCLR11
Set/clear operation on output 11. Value 0x3 is reserved. Do not program this value.
0
0x0
Set and clear do not depend on any counter.
0x1
Set and clear are reversed when counter L or the unified counter is counting down.
0x2
Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1.
Table 728. SCT bidirectional output control register (OUTPUTDIRCTRL - address 0x4000 0054) bit description
Bit
Symbol
Value Description
Reset
value