UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1326 of 1441
NXP Semiconductors
UM10503
Chapter 47: LPC43xx/LPC43Sxx 10-bit ADC0/1
47.2 Basic configuration
The ADC0 and ADC1 are configured as follows:
•
See
for clocking and power control.
•
The ADC0 is reset by the ADC0_RST (reset # 40).
•
The ADC1 is reset by the ADC1_RST (reset # 41).
•
The ADC0 interrupt is connected to interrupt slot # 17 in the NVIC.
•
The ADC1 interrupt is connected to interrupt slot # 21 in the NVIC.
•
For connecting to the GPDMA, use the DMAMUX register (
) in the CREG
block and enable the GPDMA channel in the DMA Channel Configuration registers
•
External pins (ADCTRIG0/1)and the MOTOCON PWM MCOA2 output can be
selected as conversion triggers for ADC0/1 (see
).
•
The ADC conversion triggers are connected through the GIMA (see
) to the
timers or SCT outputs.
P7_4
yes
yes
-
yes
yes
-
Channel 4 ADC0 and channel 4 ADC1.
PF_10
yes
-
-
yes
-
-
Channel 5 ADC0 and channel 5 ADC1.
PB_6
yes
yes
-
-
-
-
Channel 6 ADC0 and channel 6 ADC1.
PC_3
yes
-
-
yes
-
-
Channel 0 ADC0 and channel 0 ADC1 and DAC.
PC_0
yes
yes
-
yes
-
-
Channel 1 ADC0 and channel 1 ADC1.
PF_9
yes
-
-
yes
-
-
Channel 2 ADC0 and channel 2 ADC1.
PF_6
yes
-
-
yes
-
-
Channel 3 ADC0 and channel 3 ADC1.
PF_5
yes
-
-
yes
-
-
Channel 4 ADC0 and channel 4 ADC1.
PF_11
yes
-
-
yes
-
-
Channel 5 ADC0 and channel 5 ADC1.
P7_7
yes
yes
-
yes
yes
-
Channel 6 ADC0 and channel 6 ADC1.
PF_7
yes
-
-
yes
-
-
Channel 7 ADC0 and channel 7 ADC1.
P4_4
yes
yes
-
yes
yes
-
Channel 0 ADC0 and channel 0 ADC1 and DAC.
ADC0_0/ ADC1_0/DAC
yes
yes
yes
yes
yes
-
Channel 0 ADC0 and channel 0 ADC1 and DAC.
ADC0_1/ ADC1_1
yes
yes
yes
yes
yes
-
Channel 1 ADC0 and channel 1 ADC1.
ADC0_2/ ADC1_2
yes
yes
yes
yes
yes
-
Channel 2 ADC0 and channel 2 ADC1.
ADC0_3/ ADC1_3
yes
yes
yes
yes
yes
-
Channel 3 ADC0 and channel 3 ADC1.
ADC0_4/ ADC1_4
yes
yes
-
yes
yes
-
Channel 4 ADC0 and channel 4 ADC1.
ADC0_5/ ADC1_5
yes
yes
-
yes
yes
-
Channel 5 ADC0 and channel 5 ADC1.
ADC0_6/ ADC1_6
yes
yes
-
yes
yes
-
Channel 6 ADC0 and channel 6 ADC1.
ADC0_7/ ADC1_7
yes
yes
-
yes
yes
-
Channel 7 ADC0 and channel 7 ADC1.
Table 1109.10-bit ADC0/1 channels for different packages on parts LPC435x/3x/2x/1x (without 12-bit ADCHS))
Pin
L
B
GA256
TFBG
A
18
0
TFBG
A
10
0
LQF
P
2
0
8
LQF
P
1
4
4
LQF
P
1
0
0
Notes