![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 231](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827231.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
231 of 1441
NXP Semiconductors
UM10503
Chapter 15: LPC43xx/LPC43Sxx Reset Generation Unit (RGU)
9
SCU_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
10
-
Reserved
0
-
11
-
Reserved
0
-
12
M0_SUB_RST
Writing a one activates the reset. Writing a 0 clears the reset.
This bit
must be cleared by software.
1
W
13
M4_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
14
-
Reserved
0
-
15
-
Reserved
0
-
16
LCD_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
17
USB0_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
18
USB1_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
19
DMA_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
20
SDIO_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
21
EMC_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
22
ETHERNET_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
23
-
Reserved
-
-
24
-
Reserved
-
-
25
FLASHA_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
26
-
Reserved
-
-
27
EEPROM_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
28
GPIO_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
29
FLASHB_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
30
-
Reserved
-
-
31
-
Reserved
-
-
Table 172. Reset control register 0 (RESET_CTRL0, address 0x4005 3100) bit description
…continued
Bit
Symbol
Description
Reset
value
Access