![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 342](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827342.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
342 of 1441
NXP Semiconductors
UM10503
Chapter 16: LPC43xx/LPC43Sxx Pin configuration
PF_2
D11
-
I; PU -
R —
Function reserved.
O
U3_TXD —
Transmitter output for USART3.
I/O
SSP0_MISO —
Master In Slave Out for SSP0.
-
R —
Function reserved.
I/O
GPIO7[17] —
General purpose digital input/output pin.
-
R —
Function reserved.
I/O
SGPIO1 —
General purpose digital input/output pin.
-
R —
Function reserved.
PF_3
E10
-
I; PU -
R —
Function reserved.
I
U3_RXD —
Receiver input for USART3.
I/O
SSP0_MOSI —
Master Out Slave in for SSP0.
-
R —
Function reserved.
I/O
GPIO7[18] —
General purpose digital input/output pin.
-
R —
Function reserved.
I/O
SGPIO2 —
General purpose digital input/output pin.
-
R —
Function reserved.
PF_4
D10
H4
O;
PU
I/O
SSP1_SCK —
Serial clock for SSP1.
I
GP_CLKIN —
General purpose clock input to the CGU.
O
TRACECLK —
Trace clock.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
O
I2S0_TX_MCLK —
I2S transmit master clock.
I/O
I2S0_RX_SCK —
I2S receive clock. It is driven by the master and received
by the slave. Corresponds to the signal SCK in the
I
2
S-bus specification
.
PF_5
E9
-
I; PU -
R —
Function reserved.
I/O
U3_UCLK —
Serial clock input/output for USART3 in synchronous mode.
I/O
SSP1_SSEL —
Slave Select for SSP1.
O
TRACEDATA[0] —
Trace data, bit 0.
I/O
GPIO7[19] —
General purpose digital input/output pin.
-
R —
Function reserved.
I/O
SGPIO4 —
General purpose digital input/output pin.
-
R —
Function reserved.
AI
ADC1_4 —
ADC1, input channel 4. Configure the pin as GPIO input and use
the ADC function select register in the SCU to select the ADC.
Table 186. LPC4370/LPC43S70 Pin description
…continued
LCD is not available on all parts.
Symbol
LB
GA25
6
TFBGA100
R
e
se
t st
ate
[1
]
Ty
p
e
Description