![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 265](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827265.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
265 of 1441
NXP Semiconductors
UM10503
Chapter 16: LPC43xx/LPC43Sxx Pin configuration
P4_10
M3
L3
-
35
N;
PU
-
R —
Function reserved.
I
CTIN_2 —
SCT input 2. Capture input 2 of timer 0.
O
LCD_VD10 —
LCD data.
-
R —
Function reserved.
I/O
GPIO5[14] —
General purpose digital input/output pin.
O
LCD_VD14 —
LCD data.
-
R —
Function reserved.
I/O
SGPIO15 —
General purpose digital input/output pin.
P5_0
N3
L2
-
37
N;
PU
I/O
GPIO2[9] —
General purpose digital input/output pin.
O
MCOB2 —
Motor control PWM channel 2, output B.
I/O
EMC_D12 —
External memory data line 12.
-
R —
Function reserved.
I
U1_DSR —
Data Set Ready input for UART 1.
I
T1_CAP0 —
Capture input 0 of timer 1.
-
R —
Function reserved.
-
R —
Function reserved.
P5_1
P3
M1
-
39
N;
PU
I/O
GPIO2[10] —
General purpose digital input/output pin.
I
MCI2 —
Motor control PWM channel 2, input.
I/O
EMC_D13 —
External memory data line 13.
-
R —
Function reserved.
O
U1_DTR —
Data Terminal Ready output for UART 1. Can also
be configured to be an RS-485/EIA-485 output enable signal
for UART 1.
I
T1_CAP1 —
Capture input 1 of timer 1.
-
R —
Function reserved.
-
R —
Function reserved.
P5_2
R4
M3
-
46
N;
PU
I/O
GPIO2[11] —
General purpose digital input/output pin.
I
MCI1 —
Motor control PWM channel 1, input.
I/O
EMC_D14 —
External memory data line 14.
-
R —
Function reserved.
O
U1_RTS —
Request to Send output for UART 1. Can also be
configured to be an RS-485/EIA-485 output enable signal for
UART 1.
I
T1_CAP2 —
Capture input 2 of timer 1.
-
R —
Function reserved.
-
R —
Function reserved.
Table 185. LPC4350/30/20/10 and LPC43S50/S30/S20 pin descriptions
…continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts.
Symbol
LB
GA25
6
TFBGA180
TFBGA100
LQ
FP1
44
R
e
se
t st
ate
[1
]
Ty
p
e
Description