![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1400](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271400.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1400 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
Table 312. Input interrupt set mask register (SET_EN_3,
address 0x4010 1F64) bit description . . . . . .496
Table 313. Input interrupt enable register (ENABLE_3,
address 0x4010 1F68) bit description . . . . . .496
Table 314. Input interrupt status register (STATUS_3,
address 0x4010 1F6C) bit description . . . . . .496
Table 315. Input interrupt clear status register
Table 316. Shift clock interrupt set status register
Table 317. Slice I/O multiplexing . . . . . . . . . . . . . . . . . . .502
Table 318. SGPIO applications on the LPC43xx . . . . . . .503
Table 319. SGPIO Slice mapping for I2S 5.1 . . . . . . . . .504
Table 320. SGPIO setting for I2S 5.1, OUT_MUX_CFG
register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .505
Table 321. SGPIO setting for I2S 5.1, SGPIO_MUX_CFG
register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .505
Table 322. SGPIO setting for I2S 5.1, SLICE_MUX_CFG
register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .506
Table 325. SGPIO setting for I2S 5.1 (master mode, pin 9) .
(OUT_MUX_CFG registers) . . . . . . . . . . . . . .508
Table 328. SGPIO setting for camera interface
(SGPIO_MUX_CFG registers) . . . . . . . . . . . .509
Table 329. SGPIO setting for camera interface
(SLICE_MUX_CFG registers). . . . . . . . . . . . .509
Table 330. GPDMA clocking and power control . . . . . . .510
Table 331. Peripheral connections to the DMA controller and
matching flow control signals . . . . . . . . . . . . .512
Table 332. Register overview: GPDMA (base address
0x4000 2000) . . . . . . . . . . . . . . . . . . . . . . . .514
Table 333. DMA Interrupt Status register (INTSTAT, address
0x4000 2000) bit description . . . . . . . . . . . . .516
Table 334. DMA Interrupt Terminal Count Request Status
Table 335. DMA Interrupt Terminal Count Request Clear
Table 336. DMA Interrupt Error Status
Table 337. DMA Interrupt Error Clear
Table 338. DMA Raw Interrupt Terminal Count Status
Table 339. DMA Raw Error Interrupt Status
Table 340. DMA Enabled Channel Register (ENBLDCHNS,
address 0x4000 201C) bit description . . . . . . 519
Table 341. DMA Software Burst Request Register
Table 342. DMA Software Single Request
Table 343. DMA Software Last Burst Request
Table 344. DMA Software Last Single Request
Table 345. DMA Configuration Register (CONFIG, address
0x4000 2030) bit description . . . . . . . . . . . . 521
Table 346. DMA Synchronization Register (SYNC, address
0x4000 2034) bit description . . . . . . . . . . . . . 522
Table 347. DMA Channel Source Address Registers
(SRCADDR[0:7], 0x4000 2100 (SRCADDR0) to
0x4000 21E0 (SRCADDR7)) bit description . 522
Table 348. DMA Channel Destination Address
Table 349. DMA Channel Linked List Item registers (LLI[0:7],
Table 350. DMA Channel Control registers (CONTROL[0:7],
0x4000 210C (CONTROL0) to 0x4000 21EC
(CONTROL7)) bit description . . . . . . . . . . . . 524
Table 351. DMA Channel Configuration registers
(CONFIG[0:7], 0x4000 2110 (CONFIG0) to
0x4000 21F0 (CONFIG7)) bit description . . 526
Table 352. Flow control and transfer type bits . . . . . . . . 529
Table 353. Endian behavior . . . . . . . . . . . . . . . . . . . . . . 531
Table 354. DMA request signal usage . . . . . . . . . . . . . . 535
Table 355. SDIO clocking and power control . . . . . . . . . 542
Table 356. SD/MMC pin description . . . . . . . . . . . . . . . . 543
Table 357. Register overview: SDMMC (base address:
0x4000 4000) . . . . . . . . . . . . . . . . . . . . . . . . . 544
Table 358. Control Register (CTRL, address 0x4000 4000)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 545
Table 359. Power Enable Register (PWREN, address
0x4000 4004) bit description . . . . . . . . . . . . . 548
Table 360. Clock Divider Register (CLKDIV, address 0x4000
4008) bit description. . . . . . . . . . . . . . . . . . . . 548
Table 361. SD Clock Source Register (CLKSRC, address
0x4000 400C) bit description . . . . . . . . . . . . . 549
Table 362. Clock Enable Register (CLKENA, address
0x4000 4010) bit description . . . . . . . . . . . . . 549
Table 363. Time-out Register (TMOUT, address 0x4000
4014) bit description. . . . . . . . . . . . . . . . . . . . 549
Table 364. Card Type Register (CTYPE, address 0x4000
4018) bit description. . . . . . . . . . . . . . . . . . . . 550
Table 365. Block Size Register (BLKSIZ, address 0x4000
401C) bit description . . . . . . . . . . . . . . . . . . . 550