![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 406](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827406.webp)
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
UM10
503
Al
l i
n
for
m
at
ion
pr
ovi
ded
in
this
do
cum
ent i
s
sub
jec
t to
leg
a
l d
is
c
la
im
er
s.
©
NXP
B.V
. 2015.
Al
l r
ig
h
ts
r
e
s
e
rv
ed.
User m
anu
al
Rev
.
2.1 — 10 D
ecemb
er 2015
406 of
1441
N
X
P Semi
conductor
s
UM10503
Chap
te
r
1
7
: L
P
C4
3xx
/LPC4
3
Sxx
Sy
st
em Co
ntr
ol Unit (SCU)/ IO
P2_1
SGPIO5
U0_RXD
EMC_A12
USB0_PWR_F
AULT
GPIO5[1]
R
T3_CAP1
R
P2_2
SGPIO6
U0_UCLK
EMC_A11
USB0_IND1
GPIO5[2]
CTIN_6
T3_CAP2
R
P2_3
SGPIO12
I2C1_SDA
U3_TXD
CTIN_1
GPIO5[3]
R
T3_MAT0
USB0_PPWR
P2_4
SGPIO13
I2C1_SCL
U3_RXD
CTIN_0
GPIO5[4]
R
T3_MAT1
USB0_PWR_
FAULT
P2_5
SGPIO14
CTIN_2
USB1_VBUS
ADCTRIG1
GPIO5[5]
R
T3_MAT2
USB0_IND0
P2_6
SGPIO7
U0_DIR
EMC_A10
USB0_IND0
GPIO5[6]
CTIN_7
T3_CAP3
R
P2_7
GPIO0[7]
CTOUT_1
U3_UCLK
EMC_A9
R
R
T3_MAT3
R
P2_8
SGPIO15
CTOUT_0
U3_DIR
EMC_A8
GPIO5[7]
R
R
R
P2_9
GPIO1[10]
CTOUT_3
U3_BAUD
EMC_A0
R
R
R
R
P2_10
GPIO0[14]
CTOUT_2
U2_TXD
EMC_A1
R
R
R
R
P2_11
GPIO1[11]
CTOUT_5
U2_RXD
EMC_A2
R
R
R
R
P2_12
GPIO1[12]
CTOUT_4
R
EMC_A3
R
R
R
U2_UCLK
P2_13
GPIO1[13]
CTIN_4
R
EMC_A4
R
R
R
U2_DIR
P3_0
I2S0_RX_SCK
I2S0_RX_MCLK
I2S0_TX_SCK
I2S0_TX_MCL
K
SSP0_SCK
R
R
R
P3_1
I2S0_TX_WS
I2S0_RX_WS
CAN0_RD
USB1_IND1
GPIO5[8]
R
LCD_VD15
R
P3_2
I2S0_TX_SDA
I2S0_RX_SDA
CAN0_TD
USB1_IND0
GPIO5[9]
R
LCD_VD14
R
P3_3
R
SPI_SCK
SSP0_SCK
SPIFI_SCK
CGU_OUT1
R
I2S0_TX_MCL
K
I2S1_TX_SC
K
P3_4
GPIO1[14]
R
R
SPIFI_SIO3
U1_TXD
I2S0_TX_WS
I2S1_RX_SDA
LCD_VD13
P3_5
GPIO1[15]
R
R
SPIFI_SIO2
U1_RXD
I2S0_TX_SDA
I2S1_RX_WS
LCD_VD12
P3_6
GPIO0[6]
SPI_MISO
SSP0_SSEL
SPIFI_MISO
R
SSP0_MISO
R
R
P3_7
R
SPI_MOSI
SSP0_MISO
SPIFI_MOSI
GPIO5[10]
SSP0_MOSI
R
R
P3_8
R
SPI_SSEL
SSP0_MOSI
SPIFI_CS
GPIO5[11]
SSP0_SSEL
R
R
P4_0
GPIO2[0]
MCOA0
NMI
R
R
LCD_VD13
U3_UCLK
R
P4_1
GPIO2[1]
CTOUT_1
LCD_VD0
R
R
LCD_VD19
U3_TXD
ENET_COL
ADC0_1
P4_2
GPIO2[2]
CTOUT_0
LCD_VD3
R
R
LCD_VD12
U3_RXD
SGPIO8
P4_3
GPIO2[3]
CTOUT_3
LCD_VD2
R
R
LCD_VD21
U3_BAUD
SGPIO9
ADC0_0
P4_4
GPIO2[4]
CTOUT_2
LCD_VD1
R
R
LCD_VD20
U3_DIR
SGPIO10
DAC
Table 190. Pin multiplexing
Pin
FUNC0
FUNC1
FUNC2
FUNC3
FUNC4
FUNC5
FUNC6
FUNC7
ANALOG
SEL