![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1363](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271363.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1363 of 1441
NXP Semiconductors
UM10503
Chapter 50: LPC43xx/LPC43Sxx EEPROM memory
50.5 Register description
[1]
Reset Value reflects the data stored in used bits only. It does not include reserved bits content.
Table 1158.Register overview: EEPROM (base address 0x4000 E000)
Name
Access
Address
offset
Description
Reset
value
Reference
EEPROM registers
CMD
R/W
0x000
EEPROM command register
0
RWSTATE
R/W
0x008
EEPROM read wait state
register
0x0000
0E07
AUTOPROG
R/W
0x00C
EEPROM auto programming
register
0
WSTATE
R/W
0x010
EEPROM wait state register
0x0004
0802
CLKDIV
R/W
0x014
EEPROM clock divider register
0x0000
0063
PWRDWN
R/W
0x018
EEPROM power-down register
0
EEPROM interrupt registers:
INTENCLR
W
0xFD8
EEPROM interrupt enable clear 0
INTENSET
W
0xFDC
EEPROM interrupt enable set
0
INTSTAT
R
0xFE0
EEPROM interrupt status
0
INTEN
R
0xFE4
EEPROM interrupt enable
0
INTSTATCLR
W
0xFE8
EEPROM interrupt status clear
0
INTSTATSET
W
0xFEC
EEPROM interrupt status set
0