![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 15](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827015.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
15 of 1441
NXP Semiconductors
UM10503
Chapter 1: Introductory information
–
One High-speed USB 2.0 Host/Device/OTG interface with DMA support and
on-chip high-speed PHY.
–
One High-speed USB 2.0 Host/Device interface with DMA support, on-chip
full-speed PHY and ULPI interface to external high-speed PHY.
–
USB interface electrical test software included in ROM USB stack.
–
One 550 UART with DMA support and full modem interface.
–
Three 550 USARTs with DMA and synchronous mode support and a smart card
interface conforming to ISO7816 specification. One USART with IrDA interface.
–
Two C_CAN 2.0B controllers with one channel each. Use of C_CAN controller
excludes operation of all other peripherals connected to the same bus bridge.
–
Two SSP controllers with FIFO and multi-protocol support. Both SSPs with DMA
support.
–
One SPI controller.
–
One Fast-mode Plus I
2
C-bus interface with monitor mode and with open-drain I/O
pins conforming to the full I
2
C-bus specification. Supports data rates of up to
1 Mbit/s.
–
One standard I
2
C-bus interface with monitor mode and with standard I/O pins.
–
Two I
2
S interfaces, each with DMA support and with one input and one output.
•
Digital peripherals
–
External Memory Controller (EMC) supporting external SRAM, ROM, NOR flash,
and SDRAM devices.
–
LCD controller with DMA support and a programmable display resolution of up to
1024H
768V. Supports monochrome and color STN panels and TFT color
panels; supports 1/2/4/8 bpp Color Look-Up Table (CLUT) and 16/24-bit direct pixel
mapping.
–
Secure Digital Input Output (SD/MMC) card interface.
–
Eight-channel General-Purpose DMA (GPDMA) controller can access all
memories on the AHB and all DMA-capable AHB slaves.
–
Up to 164 General-Purpose Input/Output (GPIO) pins with configurable
pull-up/pull-down resistors.
–
GPIO registers are located on the AHB for fast access. GPIO ports have DMA
support.
–
Up to eight GPIO pins can be selected from all GPIO pins as edge and level
sensitive interrupt sources.
–
Two GPIO group interrupt modules enable an interrupt based on a programmable
pattern of input states of a group of GPIO pins.
–
Four general-purpose timer/counters with capture and match capabilities.
–
One motor control Pulse Width Modulator (PWM) for three-phase motor control.
–
One Quadrature Encoder Interface (QEI).
–
Repetitive Interrupt timer (RI timer).
–
Windowed watchdog timer (WWDT).
–
Ultra-low power Real-Time Clock (RTC) on separate power domain with 256 bytes
of battery powered backup registers.