![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 368](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827368.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
368 of 1441
NXP Semiconductors
UM10503
Chapter 16: LPC43xx/LPC43Sxx Pin configuration
P6_0
M12
H7
105
73
N;
PU
-
R —
Function reserved.
O
I2S0_RX_MCLK —
I2S receive master clock.
-
R —
Function reserved.
-
R —
Function reserved.
I/O
I2S0_RX_SCK —
Receive Clock. It is driven by the master
and received by the slave. Corresponds to the signal SCK in
the
I
2
S-bus specification
.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
P6_1
R15
G5
107
74
N;
PU
I/O
GPIO3[0] —
General purpose digital input/output pin.
O
EMC_DYCS1 —
SDRAM chip select 1.
I/O
U0_UCLK —
Serial clock input/output for USART0 in
synchronous mode.
I/O
I2S0_RX_WS —
Receive Word Select. It is driven by the
master and received by the slave. Corresponds to the signal
WS in the
I
2
S-bus specification
.
-
R —
Function reserved.
I
T2_CAP0 —
Capture input 0 of timer 2.
-
R —
Function reserved.
-
R —
Function reserved.
P6_2
L13
J9
111
78
N;
PU
I/O
GPIO3[1] —
General purpose digital input/output pin.
O
EMC_CKEOUT1 —
SDRAM clock enable 1.
I/O
U0_DIR —
RS-485/EIA-485 output enable/direction control for
USART0.
I/O
I2S0_RX_SDA —
I2S Receive data. It is driven by the
transmitter and read by the receiver. Corresponds to the signal
SD in the
I
2
S-bus specification
.
-
R —
Function reserved.
I
T2_CAP1 —
Capture input 1 of timer 2.
-
R —
Function reserved.
-
R —
Function reserved.
Table 188. LPC436x/5x/3x/2x/1x, LPC43S6x/S5x/S3xpin description (flash parts)
…continued
Pin name
L
B
GA
256
TFBGA10
0
LQ
FP2
0
8
LQ
FP1
4
4
Re
set st
ate
[1
]
Ty
p
e
Description