UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
969 of 1441
NXP Semiconductors
UM10503
Chapter 30: LPC43xx/LPC43Sxx State Configurable Timer (SCT)
30.6.14 SCT DMA request 0 and 1 registers
The SCT includes two DMA request outputs. These registers enable the DMA requests to
be triggered when a particular event occurs or when counter Match registers are loaded
from its Reload registers.
21:
20
O10RES
Effect of simultaneous set and clear on output 10.
0
0x0
No change.
0x1
Set output (or clear based on the SETCLR10 field).
0x2
Clear output (or set based on the SETCLR10 field).
0x3
Toggle output.
23:
22
O11RES
Effect of simultaneous set and clear on output 11.
0
0x0
No change.
0x1
Set output (or clear based on the SETCLR11 field).
0x2
Clear output (or set based on the SETCLR11 field).
0x3
Toggle output.
25:
24
O12RES
Effect of simultaneous set and clear on output 12.
0
0x0
No change.
0x1
Set output (or clear based on the SETCLR12 field).
0x2
Clear output (or set based on the SETCLR12 field).
0x3
Toggle output.
27:
26
O13RES
Effect of simultaneous set and clear on output 13.
0
0x0
No change.
0x1
Set output (or clear based on the SETCLR13 field).
0x2
Clear output (or set based on the SETCLR13 field).
0x3
Toggle output.
29:
28
O14RES
Effect of simultaneous set and clear on output 14.
0
0x0
No change.
0x1
Set output (or clear based on the SETCLR14 field).
0x2
Clear output (or set based on the SETCLR14 field).
0x3
Toggle output.
31:
30
O15RES
Effect of simultaneous set and clear on output 15.
0
0x0
No change.
0x1
Set output (or clear based on the SETCLR15 field).
0x2
Clear output (or set based on the SETCLR15 field).
0x3
Toggle output.
Table 729. SCT conflict resolution register (RES - address 0x4000 0058) bit description
Bit
Symbol
Value
Description
Reset
value