![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 397](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827397.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
397 of 1441
NXP Semiconductors
UM10503
Chapter 16: LPC43xx/LPC43Sxx Pin configuration
Debug pins
DBGEN
L4
A6
41
28
I
I
JTAG interface control signal. Also used for boundary scan.
TCK/SWDCLK
J5
H2
38
27
I; F
I
Test Clock for JTAG interface (default) or Serial Wire (SW)
clock.
TRST
M4
B4
42
29
I; PU I
Test Reset for JTAG interface.
TMS/SWDIO
K6
C4
44
30
I; PU I
Test Mode Select for JTAG interface (default) or SW debug
data input/output.
TDO/SWO
K5
H3
46
31
O
O
Test Data Out for JTAG interface (default) or SW trace output.
TDI J4
G3
35
26
I; PU I
Test Data In for JTAG interface.
USB0 pins
USB0_DP
F2
E1
26
18
-
I/O
USB0 bidirectional D+ line. Do not add an external series
resistor.
USB0_DM
G2
E2
28
20
-
I/O
USB0 bidirectional D
line. Do not add an external series
resistor.
USB0_VBUS
F1
E3
29
21
-
I/O
VBUS pin (power on USB cable). This pin includes an internal
pull-down resistor of 64 k
(typical)
16 k
.
USB0_ID
H2
F1
30
22
-
I
Indicates to the transceiver whether connected as an A-device
(USB0_ID LOW) or B-device (USB0_ID HIGH). For OTG this
pin has an internal pull-up resistor.
USB0_RREF
H1
F3
32
24
-
12.0 k
(accuracy 1 %) on-board resistor to ground for current
reference.
USB1 pins
USB1_DP
F12
E9
129
89
-
I/O
USB1 bidirectional D+ line. Add an external series resistor of
33
+/- 2 %.
USB1_DM
G12
E10
130
90
-
I/O
USB1 bidirectional D
line. Add an external series resistor of
33
+/- 2 %.
I
2
C-bus pins
I2C0_SCL
L15
D6
132
92
I; F
I/O
I
2
C clock input/output. Open-drain output (for I
2
C-bus
compliance).
I2C0_SDA
L16
E6
133
93
I; F
I/O
I
2
C data input/output. Open-drain output (for I
2
C-bus
compliance).
Reset and wake-up pins
RESET
D9
B6
185
128
I; IA
I
External reset input: A LOW-going pulse as short as 50 ns on
this pin resets the device, causing I/O ports and peripherals to
take on their default states, and processor execution to begin
at address 0.
WAKEUP0
A9
A4
187
130
I; IA
I
External wake-up input; can raise an interrupt and can cause
wake-up from any of the low power modes. A pulse with a
duration of at least 45 ns wakes up the part.
Input 0 of the event monitor.
Table 188. LPC436x/5x/3x/2x/1x, LPC43S6x/S5x/S3xpin description (flash parts)
…continued
Pin name
L
B
GA
256
TFBGA10
0
LQ
FP2
0
8
LQ
FP1
4
4
Re
set st
ate
[1
]
Ty
p
e
Description