![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 233](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827233.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
233 of 1441
NXP Semiconductors
UM10503
Chapter 15: LPC43xx/LPC43Sxx Reset Generation Unit (RGU)
15.4.2 RGU reset status register
The reset status register shows which source (if any) caused the last reset activation per
individual reset output of the RGU. When one (or more) inputs of the RGU caused the
Reset Output to go active (indicated by value 01), the corresponding
RESET_EXT_STATUS register can be read, see
The RESET_STATUS registers are cleared by writing 0 to each of the status bits.
23
CAN0_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
24
M0APP_RST
Writing a one activates the reset. Writing a 0 clears the reset.
This bit must be cleared by software.
1
W
25
SGPIO_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
26
SPI_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
27
-
Reserved
-
-
28
ADCHS_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
29
-
Reserved
-
-
30
-
Reserved
-
-
31
-
Reserved
-
-
Table 173. Reset control register 1 (RESET_CTRL1, address 0x4005 3104) bit description
…continued
Bit
Symbol
Description
Reset
value
Access
Table 174. Reset status register 0 (RESET_STATUS0, address 0x4005 3110) bit description
Bit
Symbol
Description
Reset
value
Access
1:0
-
Reserved
-
-
3:2
PERIPH_RST
Status of the PERIPH_RST reset generator output
00 = No reset activated
01 = Reset output activated by input to the reset generator - this reset is
self-clearing
10 = Reserved
11 = Reset output activated by software write to RESET_CTRL register
00
R/W
5:4
MASTER_RST
Status of the MASTER_RST reset generator output
00 = No reset activated
01 = Reset output activated by input to the reset generator - this reset is
self-clearing
10 = Reserved
11 = Reset output activated by software write to RESET_CTRL register
01
R/W
7:6
-
Reserved
01