![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 854](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827854.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
854 of 1441
NXP Semiconductors
UM10503
Chapter 28: LPC43xx/LPC43Sxx Ethernet
3
TJE
Transmit jabber timeout enable
When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register),
Transmit Jabber Timeout Interrupt is enabled. When this bit is reset, Transmit Jabber
Timeout Interrupt is disabled.
0
R/W
4
OVE
Overflow interrupt enable
When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register),
Receive Overflow Interrupt is enabled. When this bit is reset, Overflow Interrupt is
disabled.
0
R/W
5
UNE
Underflow interrupt enable
When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register),
Transmit Underflow Interrupt is enabled. When this bit is reset, Underflow Interrupt is
disabled.
0
R/W
6
RIE
Receive interrupt enable
When this bit is set with Normal Interrupt Summary Enable (bit 16 in this register),
Receive Interrupt is enabled. When this bit is reset, Receive Interrupt is disabled.
0
R/W
7
RUE
Receive buffer unavailable enable
When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register),
Receive Buffer Unavailable Interrupt is enabled. When this bit is reset, the Receive
Buffer Unavailable Interrupt is disabled.
0
R/W
8
RSE
Received stopped enable
When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register),
Receive Stopped Interrupt is enabled. When this bit is reset, Receive Stopped
Interrupt is disabled.
0
R/W
9
RWE
Receive watchdog timeout enable
When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register),
the Receive Watchdog Timeout Interrupt is enabled. When this bit is reset, Receive
Watchdog Timeout Interrupt is disabled.
0
R/W
10
ETE
Early transmit interrupt enable
When this bit is set with an Abnormal Interrupt Summary Enable (bit 15 in this
register), Early Transmit Interrupt is enabled. When this bit is reset, Early Transmit
Interrupt is disabled.
0
R/W
12:11
-
Reserved
0 RO
13
FBE
Fatal bus error enable
When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register),
the Fatal Bus Error Interrupt is enabled. When this bit is reset, Fatal Bus Error Enable
Interrupt is disabled.
0
R/W
14
ERE
Early receive interrupt enable
When this bit is set with Normal Interrupt Summary Enable (bit 16 in this register),
Early Receive Interrupt is enabled. When this bit is reset, Early Receive Interrupt is
disabled.
0
R/W
Table 638. DMA Interrupt enable register (DMA_INT_EN, address 0x4001 101C) bit description
…continued
Bit
Symbol
Description
Reset
value
Access