![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1403](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271403.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1403 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
Table 477. USB frame index register in host (FRINDEX_H -
address 0x4000 614C) bit description . . . . . .661
Table 478. Number of bits used for the frame list index .661
Table 479. USB Device Address register in device mode
Table 480. USB Periodic List Base register in host mode
Table 481. USB Endpoint List Address register in device
Table 482. USB Asynchronous List Address register in host
Table 483. USB TT Control register in host mode (TTCTRL -
address 0x4000 615C) bit description . . . . . .663
Table 484. USB burst size register (BURSTSIZE - address
0x4000 6160) bit description - device/host mode .
664
Table 485. USB Transfer buffer Fill Tuning register in host
Table 486. USB BINTERVAL register (BINTERVAL - address
0x4000 6174) bit description . . . . . . . . . . . . .665
Table 487. USB endpoint NAK register (ENDPTNAK -
address 0x4000 6178) bit description . . . . . .666
Table 488. USB Endpoint NAK Enable register
Table 489. Port Status and Control register in device mode
Table 490. Port Status and Control register in host mode
Table 491. Port states as described by the PE and SUSP bits
in the PORTSC1 register . . . . . . . . . . . . . . . .674
Table 492. OTG Status and Control register (OTGSC -
address 0x4000 61A4) bit description . . . . .675
Table 493. USB Mode register in device mode
Table 494. USB Mode register in host mode (USBMODE_H
- address 0x4000 61A8) bit description . . . .678
Table 495. USB Endpoint Setup Status register
Table 496. USB Endpoint Prime register (ENDPTPRIME -
address 0x4000 61B0) bit description . . . . .680
Table 497. USB Endpoint Flush register (ENDPTFLUSH -
address 0x4000 61B4) bit description . . . . . .680
Table 498. USB Endpoint Status register (ENDPTSTAT -
address 0x4000 61B8) bit description . . . . . .681
Table 499. USB Endpoint Complete register
Table 500. USB Endpoint 0 Control register (ENDPTCTRL0
- address 0x4000 61C0) bit description . . . 682
Table 501. USB Endpoint 1 to 5 control registers
Table 502. Handling of directly connected full-speed and
low-speed devices . . . . . . . . . . . . . . . . . . . . . 689
Table 503. Split state machine properties . . . . . . . . . . . . 691
Table 504. Endpoint capabilities and characteristics . . . 696
Table 505. Current dTD pointer . . . . . . . . . . . . . . . . . . . 696
Table 506. Set-up buffer . . . . . . . . . . . . . . . . . . . . . . . . . 697
Table 507. Next dTD pointer . . . . . . . . . . . . . . . . . . . . . . 697
Table 508. dTD token . . . . . . . . . . . . . . . . . . . . . . . . . . 698
Table 509. dTD buffer page pointer list . . . . . . . . . . . . . . 699
Table 510. Device controller endpoint initialization . . . . . 704
Table 511. Device controller stall response matrix . . . . . 705
Table 512. Variable length transfer protocol example (ZLT =
0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 707
Table 513. Variable length transfer protocol example (ZLT =
1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 708
Table 514. Interrupt/bulk endpoint bus response matrix . 708
Table 515. Control endpoint bus response matrix. . . . . . 711
Table 516. Isochronous endpoint bus response matrix. . 713
Table 517. Device error matrix . . . . . . . . . . . . . . . . . . . . 718
Table 518. High-frequency interrupt events . . . . . . . . . . 719
Table 519. Low-frequency interrupt events . . . . . . . . . . . 719
Table 520. Error interrupt events . . . . . . . . . . . . . . . . . . 719
Table 521. USB1 clocking and power control . . . . . . . . . 726
Table 522. USB1 pin description. . . . . . . . . . . . . . . . . . . 728
Table 523. Register access abbreviations . . . . . . . . . . . 729
Table 524. Register overview: USB1 host/device controller
(register base address 0x4000 7000) . . . . . 729
Table 525. CAPLENGTH register (CAPLENGTH - address
0x4000 7100) bit description . . . . . . . . . . . . . 731
Table 526. HCSPARAMS register (HCSPARAMS - address
0x4000 7104) bit description . . . . . . . . . . . . 731
Table 527. HCCPARAMS register (HCCPARAMS - address
0x4000 7108) bit description . . . . . . . . . . . . . 732
Table 528. DCIVERSION register (DCIVERSION - address
0x4000 7120) bit description . . . . . . . . . . . . . 732
Table 529. DCCPARAMS (address 0x4000 7124) . . . . . 732
Table 530. USB Command register in device mode
Table 531. USB Command register in host mode
Table 532. Frame list size values . . . . . . . . . . . . . . . . . . 736
Table 533. USB Status register in device mode (USBSTS_D
- address 0x4000 7144) register bit description
737
Table 534. USB Status register in host mode (USBSTS_H -
address 0x4000 7144) register bit description .
739