![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 742](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827742.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
742 of 1441
NXP Semiconductors
UM10503
Chapter 26: LPC43xx/LPC43Sxx USB1 Host/Device controller
26.6.4.2 Host mode
7
SRE
SOF received enable
When this bit is a one, and the SOF Received bit in the USBSTS register is a one, the
device controller will issue an interrupt. The interrupt is acknowledged by software
clearing the SOF Received bit.
0
R/W
8
SLE
Sleep enable
When this bit is a one, and the DCSuspend bit in the USBSTS
register transitions, the device controller will issue an interrupt. The interrupt is
acknowledged by software writing a one to the DCSuspend bit.
0
R/W
15:9
-
Reserved
-
-
16
NAKE
NAK interrupt enable
This bit is set by software if it wants to enable the hardware interrupt for the NAK
Interrupt bit. If both this bit and the corresponding NAK Interrupt bit are set, a
hardware interrupt is generated.
0
R/W
17
-
Reserved
18
UAIE
Not used by the Device controller.
19
UPIA
Not used by the Device controller.
31:20 -
Reserved
Table 535. USB Interrupt register in device mode (USBINTR_D - address 0x4000 7148) bit description
…continued
Bit
Symbol Description
Reset
value
Access
Table 536. USB Interrupt register in host mode (USBINTR_H - address 0x4000 7148) bit description
Bit
Symbol Description
Access Reset
value
0
UE
USB interrupt enable
When this bit is one, and the USBINT bit in the USBSTS register is one, the
host/device controller will issue an interrupt at the next interrupt threshold. The
interrupt is acknowledged by software clearing the USBINT bit in USBSTS.
R/W
0
1
UEE
USB error interrupt enable
When this bit is a one, and the USBERRINT bit in the USBSTS register is a one, the
host/device controller will issue an interrupt at the next interrupt threshold. The
interrupt is acknowledged by software clearing the USBERRINT bit in the USBSTS
register.
R/W
0
2
PCE
Port change detect enable
When this bit is a one, and the Port Change Detect bit in the USBSTS register is a
one, the host/device controller will issue an interrupt. The interrupt is acknowledged
by software clearing the Port Change Detect bit in USBSTS.
R/W
0
3
FRE
Frame list rollover enable
When this bit is a one, and the Frame List Rollover bit in the USBSTS register is a
one, the host controller will issue an interrupt. The interrupt is acknowledged by
software clearing the Frame List Rollover bit.
4
SEE
System Error Enable
When this bit is a one, and the System Error bit in the USBSTS register is a one, the
host/device controller will issue an interrupt. The interrupt is acknowledged by
software clearing the System Error bit in USBSTS register.
-
0