![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1352](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271352.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1352 of 1441
NXP Semiconductors
UM10503
Chapter 48: 12-bit ADC (ADCHS)
48.6.26 Interrupt 1 clear status register
This register clears the interrupt 1 status bit fields.
48.6.27 Interrupt 1 set status register
This register sets the interrupt 1 status bit fields.
13
THCMP_UCROSS2
Input channel 2 result upward threshold crossing
detected
14
OVERRUN_2
A new conversion on channel m completed and
has overwritten the previous contents of register
LAST_SAMPLE [2] before it has been read
15
THCMP_BRANGE3
Input channel 3 result below range
16
THCMP_ARANGE3
Input channel 3 result above range
17
THCMP_DCROSS3
Input channel 3 result downward threshold
crossing detected
18
THCMP_UCROSS3
Input channel 3 result upward threshold crossing
detected
19
OVERRUN_3
A new conversion on channel m completed and
has overwritten the previous contents of register
LAST_SAMPLE [3] before it has been read
20
THCMP_BRANGE4
Input channel 4 result below range
21
THCMP_ARANGE4
Input channel 4 result above range
22
THCMP_DCROSS4
Input channel 4 result downward threshold
crossing detected
23
THCMP_UCROSS4
Input channel 4 result upward threshold crossing
detected
24
OVERRUN_4
A new conversion on channel m completed and
has overwritten the previous contents of register
LAST_SAMPLE [4] before it has been read
25
THCMP_BRANGE5
Input channel 5 result below range
26
THCMP_ARANGE5
Input channel 5 result above range
27
THCMP_DCROSS5
Input channel 5 result downward threshold
crossing detected
28
THCMP_UCROSS5
Input channel 5 result upward threshold crossing
detected
29
OVERRUN_5
A new conversion on channel m completed and
has overwritten the previous contents of register
LAST_SAMPLE [5] before it has been read
31:30 -
Reserved.
-
Table 1148.Interrupt 1 status register (STATUS1, address 0x400F 0F2C) bit description
Bit
Symbol
Description
Reset
value
Table 1149.Interrupt 1 clear status register (CLR_STAT1, address 0x400F 0F30) bit
description
Bit
Symbol
Description
Reset value
29:0
CSTAT1
Interrupt clear status
0x00000000
31:30
-
Reserved.
-