UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1407 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
Table 713. LCD panel connections for TFT panels . . . . .947
Table 714. SCT clocking and power control . . . . . . . . . .949
Table 715. SCT inputs and outputs . . . . . . . . . . . . . . . .952
Table 716. Register overview: State Configurable Timer
(base address 0x4000 0000) . . . . . . . . . . . .954
Table 717. SCT configuration register (CONFIG - address
0x4000 0000) bit description . . . . . . . . . . . .958
Table 718. SCT control register (CTRL - address 0x4000
0004) bit description . . . . . . . . . . . . . . . . . . . .960
Table 719. SCT limit register (LIMIT - address 0x4000 0008)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .961
Table 720. SCT halt condition register (HALT - address
0x4000 000C) bit description . . . . . . . . . . . .961
Table 721. SCT stop condition register (STOP - address
0x4000 0010) bit description . . . . . . . . . . . .962
Table 722. SCT start condition register (START - address
0x4000 0014) bit description . . . . . . . . . . . .962
Table 723. SCT counter register (COUNT - address 0x4000
0040) bit description . . . . . . . . . . . . . . . . . . . .962
Table 724. SCT state register (STATE - address 0x4000
0044) bit description . . . . . . . . . . . . . . . . . . . .963
Table 725. SCT input register (INPUT - address 0x4000
0048) bit description . . . . . . . . . . . . . . . . . . . .963
Table 726. SCT match/capture registers mode register
Table 727. SCT output register (OUTPUT - address 0x4000
0050) bit description . . . . . . . . . . . . . . . . . . . .965
Table 728. SCT bidirectional output control register
Table 729. SCT conflict resolution register (RES - address
0x4000 0058) bit description . . . . . . . . . . . .967
Table 730. SCT DMA 0 request register (DMAREQ0 -
address 0x4000 005C) bit description . . . . . .970
Table 731. SCT DMA 1 request register (DMAREQ1 -
address 0x4000 0060) bit description. . . . . . .970
Table 732. SCT flag enable register (EVEN - address 0x4000
00F0) bit description . . . . . . . . . . . . . . . . . . . .970
Table 733. SCT event flag register (EVFLAG - address
0x4000 00F4) bit description . . . . . . . . . . . . .970
Table 734. SCT conflict enable register (CONEN - address
0x4000 00F8) bit description . . . . . . . . . . . . .971
Table 735. SCT conflict flag register (CONFLAG - address
0x4000 00FC) bit description . . . . . . . . . . . . .971
Table 736. SCT match registers 0 to 15 (MATCH - address
0x4000 0100 (MATCH0) to 0x4000 4013C
(MATCH15)) bit description (REGMODEn bit = 0)
972
Table 737. SCT capture registers 0 to 15 (CAP - address
0x4000 0100 (CAP0) to 0x4000 013C (CAP15))
bit description (REGMODEn bit = 1). . . . . . . .972
Table 738. SCT match reload registers 0 to 15 (MATCHREL-
Table 739. SCT capture control registers 0 to 15 (CAPCTRL-
Table 740. SCT event state mask registers 0 to 15
Table 741. SCT event control register 0 to 15 (EVCTRL -
address 0x4000 0304 (EVCTRL0) to 0x4000
037C (EVCTRL15)) bit description . . . . . . . . 974
Table 742. SCT output set register 0 to 15 (OUTPUTSET -
address 0x4000 0500 (OUTPUTSET0) to 0x4000
0578 (OUTPUTSET15)) bit description . . . . . 975
Table 743. SCT output clear register 0 to 15 (OUTPUTCL -
address 0x4000 0504 (OUTPUTCL0) to 0x4000
057C (OUTPUTCL15)) bit description . . . . . . 975
Table 744. Event conditions . . . . . . . . . . . . . . . . . . . . . . 978
Table 745. Alternate address map for DMA halfword access
Table 746. Register overview: State Configurable Timer
(base address 0x4000 0000) . . . . . . . . . . . . 986
Table 747. SCT configuration register (CONFIG, address
0x4000 0000) bit description . . . . . . . . . . . . 991
Table 748. SCT control register (CTRL, address 0x4000
0004) bit description. . . . . . . . . . . . . . . . . . . . 992
Table 749. SCT limit register (LIMIT, address 0x4000 0008)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 994
Table 750. SCT halt condition register (HALT, address
0x4000 000C) bit description . . . . . . . . . . . . 994
Table 751. SCT stop condition register (STOP, address
0x4000 0010) bit description . . . . . . . . . . . . 994
Table 752. SCT start condition register (START, address
0x4000 0014) bit description . . . . . . . . . . . . 995
Table 753. SCT dither condition register (DITHER, address
0x4000 0018) bit description . . . . . . . . . . . . 996
Table 754. SCT counter register (COUNT, address 0x4000
0040) bit description. . . . . . . . . . . . . . . . . . . . 996
Table 755. SCT state register (STATE, address 0x4000
0044) bit description. . . . . . . . . . . . . . . . . . . . 997
Table 756. SCT input register (INPUT, address 0x4000
0048) bit description. . . . . . . . . . . . . . . . . . . . 997
Table 757. SCT match/capture registers mode register
Table 758. SCT output register (OUTPUT, address 0x4000
0050) bit description. . . . . . . . . . . . . . . . . . . . 999
Table 759. SCT bidirectional output control register
Table 760. SCT conflict resolution register (RES, address
0x4000 0058) bit description . . . . . . . . . . . 1001
Table 761. SCT DMA 0 request register (DMAREQ0,
address 0x4000 005C) bit description . . . . . 1004
Table 762. SCT DMA 1 request register (DMAREQ1,
address 0x4000 0060) bit description . . . . . 1004
Table 763. SCT flag enable register (EVEN, address 0x4000
00F0) bit description . . . . . . . . . . . . . . . . . . 1004