![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1417](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271417.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1417 of 1441
continued >>
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
54.5 Figures
Multi-core connections . . . . . . . . . . . . . . . . . . . . .28
Dual-core block diagram . . . . . . . . . . . . . . . . . . .29
Flashless parts: System memory map (see
Figure 9
for detailed addresses of all peripherals) . . . . . .38
Flashless parts: Memory map with peripherals (see
Figure 8
for detailed addresses of memory blocks) .
39
Fig 10. Parts with on-chip flash: Memory mapping
(overview) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .41
Fig 11. Parts with on-chip flash: Memory mapping
(peripherals). . . . . . . . . . . . . . . . . . . . . . . . . . . . .42
Fig 12. AHB multilayer matrix connections (flashless parts)
Fig 13. AHB multilayer matrix master and slave connections
(parts with on-chip flash) . . . . . . . . . . . . . . . . . . .45
Fig 14. OTP driver pointer structure. . . . . . . . . . . . . . . . .50
Fig 15. Boot process flowchart for LPC43xx parts with flash
Fig 16. Boot process for parts without flash. . . . . . . . . . .58
Fig 17. UART boot process . . . . . . . . . . . . . . . . . . . . . . .61
Fig 18. EMC boot process . . . . . . . . . . . . . . . . . . . . . . . .62
Fig 19. SPI boot process . . . . . . . . . . . . . . . . . . . . . . . . .62
Fig 20. SPIFI boot process . . . . . . . . . . . . . . . . . . . . . . .63
Fig 21. USB boot process . . . . . . . . . . . . . . . . . . . . . . . .65
Fig 22. Boot process timing . . . . . . . . . . . . . . . . . . . . . . .66
Fig 23. IAP pointer structure . . . . . . . . . . . . . . . . . . . . . .86
Fig 24. IAP parameter passing . . . . . . . . . . . . . . . . . . . .87
Fig 25. Algorithm for generating a 128 bit signature . . . .98
Fig 26. Image encryption . . . . . . . . . . . . . . . . . . . . . . . .101
Fig 27. Boot flow for encrypted images (flashless parts)102
Fig 28. CMAC generation . . . . . . . . . . . . . . . . . . . . . . .104
Fig 29. Boot process timing . . . . . . . . . . . . . . . . . . . . . .105
Fig 30. AES data encryption/decryption. . . . . . . . . . . . .107
Fig 31. AES driver pointer structure. . . . . . . . . . . . . . . .108
Fig 32. AES endianness . . . . . . . . . . . . . . . . . . . . . . . . 114
Fig 33. Event router block diagram . . . . . . . . . . . . . . . .123
Fig 34. Power mode transitions . . . . . . . . . . . . . . . . . . .158
Fig 35. BASE_M4_CLK ramp-up procedure . . . . . . . . .167
Fig 36. CGU and CCU1/2 block diagram . . . . . . . . . . . 168
Fig 37. CGU block diagram . . . . . . . . . . . . . . . . . . . . . . 171
Fig 38. PLL0 block diagram . . . . . . . . . . . . . . . . . . . . . 198
Fig 39. PLL0 with fractional divider . . . . . . . . . . . . . . . . 201
Fig 40. PLL1 block diagram . . . . . . . . . . . . . . . . . . . . . 202
Fig 41. RGU Block diagram . . . . . . . . . . . . . . . . . . . . . 224
Fig 42. RGU Reset structure. . . . . . . . . . . . . . . . . . . . . 227
Fig 43. Block diagram of the I/O pad. . . . . . . . . . . . . . . 402
Fig 44. Connections between GIMA and peripherals . . 434
Fig 45. GIMA input stages. . . . . . . . . . . . . . . . . . . . . . . 436
Fig 46. SGPIO local output pin multiplexer configuration . .
Fig 47. SGPIO block diagram . . . . . . . . . . . . . . . . . . . . 497
Fig 48. Basic operation of one slice . . . . . . . . . . . . . . . 498
Fig 49. Concatenation interconnections . . . . . . . . . . . . 500
Fig 50. SGPIO_MUX_CFG slice multiplexer settings . . 502
Fig 51. 5.1 channel I2S output mapped to SGPIO slices . .
Fig 52. I2S configuration . . . . . . . . . . . . . . . . . . . . . . . . 505
Fig 53. SGPIO camera interface configuration . . . . . . . 508
Fig 54. DMA controller block diagram . . . . . . . . . . . . . . 511
Fig 55. LLI example. . . . . . . . . . . . . . . . . . . . . . . . . . . . 540
Fig 56. SD/MMC block diagram . . . . . . . . . . . . . . . . . . 543
Fig 57. Dual-buffer descriptor structure. . . . . . . . . . . . . 587
Fig 58. Chain descriptor structure . . . . . . . . . . . . . . . . . 588
Fig 59. EMC block diagram (SDRAM) . . . . . . . . . . . . . 596
Fig 60. EMC block diagram (SRAM) . . . . . . . . . . . . . . . 597
Fig 61. 32 bit bank external memory interfaces ( bits
MW = 10). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 625
Fig 62. 16 bit bank external memory interfaces (bits
MW = 01). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 625
Fig 63. 8 bit bank external memory interface (bits MW = 00)
Fig 64. Opcode only commands . . . . . . . . . . . . . . . . . . 636
Fig 65. Read commands . . . . . . . . . . . . . . . . . . . . . . . . 637
Fig 66. High-speed USB OTG block diagram . . . . . . . . 641
Fig 67. USB controller modes . . . . . . . . . . . . . . . . . . . . 647
Fig 68. Endpoint queue head organization . . . . . . . . . . 694
Fig 69. Endpoint queue head data structure . . . . . . . . . 695
Fig 70. Device state diagram . . . . . . . . . . . . . . . . . . . . 701
Fig 71. Endpoint queue head diagram . . . . . . . . . . . . . 714
Fig 72. Software link pointers . . . . . . . . . . . . . . . . . . . . 716
Fig 73. Device power state diagram . . . . . . . . . . . . . . . 722
Fig 74. Host/OTG power state diagram . . . . . . . . . . . . 723
Fig 75. USB1 block diagram with ULPI . . . . . . . . . . . . . 727
Fig 76. USB1 block diagram with internal full-speed PHY .
Fig 77. USB device driver pointer structure . . . . . . . . . 771