![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 190](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827190.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
190 of 1441
NXP Semiconductors
UM10503
Chapter 13: LPC43xx/LPC43Sxx Clock Generation Unit (CGU)
13.6.11 BASE_PERIPH_CLK control register
This register controls base clock 2 to the SGPIO block.
Table 143. BASE_USB0_CLK control register (BASE_USB0_CLK, address 0x4005 0060) bit
description
Bit
Symbol
Value
Description
Reset
value
Access
0
PD
Output stage power down
0
R/W
0
Enabled. Output stage enabled (default)
1
Power-down
10:1
-
Reserved
-
-
11
AUTOBLOCK
Block clock automatically during frequency
change
0
R/W
0
Disabled. Autoblocking disabled
1
Enabled. Autoblocking enabled
23:12
-
Reserved
-
-
28:24
CLK_SEL
Clock-source selection.
0x07
R/W
0x07
PLL0USB (default)
31:29
-
Reserved
-
-
Table 144. BASE_PERIPH_CLK control register (BASE_PERIPH_CLK, address 0x4005 0064)
bit description
Bit
Symbol
Value
Description
Reset
value
Access
0
PD
Output stage power down
0
R/W
0
Enabled. Output stage enabled (default)
1
Power-down
10:1
-
Reserved
-
-
11
AUTOBLOCK
Block clock automatically during frequency
change
0
R/W
0
Disabled. Autoblocking disabled
1
Enabled. Autoblocking enabled
23:12
-
Reserved
-
-