![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 242](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827242.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
242 of 1441
NXP Semiconductors
UM10503
Chapter 15: LPC43xx/LPC43Sxx Reset Generation Unit (RGU)
21
EMC_RST
Current status of the EMC_RST
0 = Reset asserted
1 = No reset
1
R
22
ETHERNET_RST
Current status of the
ETHERNET_RST
0 = Reset asserted
1 = No reset
1
R
23
-
Reserved
1
-
24
-
Reserved
1
-
25
FLASHA_RST
Current status of the FLASHA_RST
0 = Reset asserted
1 = No reset
1
R
26
-
Reserved
1
-
27
EEPROM_RST
Current status of the EEPROM_RST
0 = Reset asserted
1 = No reset
1
R
28
GPIO_RST
Current status of the GPIO_RST
0 = Reset asserted
1 = No reset
1
R
29
FLASHB_RST
Current status of the FLASHB_RST
0 = Reset asserted
1 = No reset
1
R
30
-
Reserved
1
-
31
-
Reserved
1
-
Table 179. Reset active status register 1 (RESET_ACTIVE_STATUS1, address 0x4005 3154)
bit description
Bit
Symbol
Description
Reset
value
Access
0
TIMER0_RST
Current status of the TIMER0_RST
0 = Reset asserted
1 = No reset
1
R
1
TIMER1_RST
Current status of the TIMER1_RST
0 = Reset asserted
1 = No reset
1
R
2
TIMER2_RST
Current status of the TIMER2_RST
0 = Reset asserted
1 = No reset
1
R
3
TIMER3_RST
Current status of the TIMER3_RST
0 = Reset asserted
1 = No reset
1
R
Table 178. Reset active status register 0 (RESET_ACTIVE_STATUS0, address 0x4005 3150)
bit description
…continued
Bit
Symbol
Description
Reset
value
Access