UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
490 of 1441
NXP Semiconductors
UM10503
Chapter 20: LPC43xx/LPC43Sxx Serial GPIO (SGPIO)
20.6.11 Slice I mask register
20.6.12 Slice P mask register
20.6.13 GPIO input status register
20.6.14 GPIO output control register
Table 286. Slice I mask register (MASK_I, address 0x4010 1208) bit description
Bit
Symbol
Description
Reset
value
Access
31:0
MASK_I
Mask for pattern match function of slice I
0 = No effect.
1 = Mask this bit.
0
R/W
Table 287. Slice P mask register (MASK_P, address 0x4010 120C) bit description
Bit
Symbol
Description
Reset
value
Access
31:0
MASK_P
Mask for pattern match function of slice P
0 = No effect.
1 = Mask this bit.
0
R/W
Table 288. GPIO input status register (GPIO_INREG, address 0x4010 1210) bit description
Bit
Symbol
Description
Reset
value
Access
15:0
GPIO_INi
Bit i reflects the input state of SGPIO pin i.
0 = LOW
1 = HIGH
0
R
31:16
-
Reserved.
-
-
Table 289. GPIO output control register (GPIO_OUTREG, address 0x4010 1214) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
GPIO_OUT
GPIO output register. Bit i sets the output of
SGPIO pin i.
0 = LOW
1 = HIGH
0
R/W
31:16
-
Reserved.
-
-