![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1415](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271415.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1415 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
C Mask registers (MASK - address
0x400A 1030 (MASK0) to 0x400A 103C (MASK3)
(I2C0) and 0x400E 0030 (MASK0) to 0x400E
003C (MASK3) (I2C1)) bit description . . . . .1292
Table 1097. CONSET used to configure Master mode .1292
Table 1098. CONSET used to configure Slave mode . .1294
Table 1099. Abbreviations used to describe an I
2
C operation
1300
Table 1100. CONSET used to initialize Master Transmitter
mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1300
Table 1101. Master Transmitter mode . . . . . . . . . . . . . .1302
Table 1102. Master Receiver mode . . . . . . . . . . . . . . . .1305
Table 1103. ADR usage in Slave Receiver mode . . . . .1307
Table 1104. CONSET used to initialize Slave Receiver mode
Table 1105. Slave Receiver mode . . . . . . . . . . . . . . . .1308
Table 1106. Slave Transmitter mode . . . . . . . . . . . . . . .1312
Table 1107. Miscellaneous States . . . . . . . . . . . . . . . . .1314
Table 1108. 10-bit ADC0/1 channels for different packages
on parts LPC4370 (with 12-bit ADCHS) . . . .1325
Table 1109. 10-bit ADC0/1 channels for different packages
Table 1110. ADC0/1 clocking and power control . . . . . .1327
Table 1111. ADC pin description . . . . . . . . . . . . . . . . . .1328
Table 1112. Register overview: ADC0 (base address 0x400E
3000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1328
Table 1113. Register overview: ADC1 (base address 0x400E
4000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1329
Table 1114. A/D Control register (CR - address 0x400E 3000
(ADC0) and 0x400E 4000 (ADC1)) bit description
1330
Table 1115. A/D Global Data register (GDR - address
Table 1116. A/D Interrupt Enable register (INTEN - address
Table 1117. A/D Data registers (DR - addresses
Table 1118. A/D Status register (STAT - address
Table 1119. ADCHS clocking and power control . . . . . .1335
Table 1120. ADCHS pin description . . . . . . . . . . . . . . .1336
Table 1121. Register overview: 12-bit ADC (base address
0x400F 0000) . . . . . . . . . . . . . . . . . . . . . . . .1337
Table 1122. FIFO flush register (FLUSH, address 0x400F
0000) bit description . . . . . . . . . . . . . . . . . . .1338
Table 1123. DMA request register (DMA_REQ, address
0x400F 0004) bit description . . . . . . . . . . . .1339
Table 1124. FIFO fill level register (FIFO_STS, address
0x400F 0008) bit description . . . . . . . . . . . .1340
Table 1125. FIFO configuration register (FIFO_CFG,
address 0x400F 000C) bit description . . . . .1340
Table 1126. Trigger register (TRIGGER, address 0x400F
0010) bit description. . . . . . . . . . . . . . . . . . . 1341
Table 1127. Descriptor status register (DSCR_STS, address
0x400F 0014) bit description . . . . . . . . . . . . 1341
Table 1128. Power-down register (POWER_DOWN,
address 0x400F 0018) bit description . . . . . 1341
Table 1129. Configuration register (CONFIG, address
0x400F 001C) bit description . . . . . . . . . . . . 1342
Table 1130. Threshold A register (THR_A, address 0x400F
0020) bit description. . . . . . . . . . . . . . . . . . . 1343
Table 1131. Threshold B register (THR_B, address 0x400F
0024) bit description. . . . . . . . . . . . . . . . . . . 1343
Table 1132. Last sample registers (LAST_SAMPLE[0:5],
address 0x400F 0028 (LAST_SAMPLE0) to
0x400F 003C (LAST_SAMPLE(5)) bit description
1343
Table 1133. Speed register (ADC_SPEED, address 0x400F
0104) bit description. . . . . . . . . . . . . . . . . . . 1344
Table 1134. Power and speed programming . . . . . . . . 1344
Table 1135. Power control register (POWER_CONTROL,
address 0x400F 0108) bit description . . . . . 1345
Table 1136. FIFO output register (FIFO_OUTPUT[0:15],
Table 1137. Descriptor table 0 registers
Table 1138. Descriptor table 1 registers
Table 1139. Interrupt 0 clear mask register (CLR_EN0,
address 0x400F 0F00) bit description . . . . . 1349
Table 1140. Interrupt 0 set mask register (SET_EN0,
address 0x400F 0F04) bit description . . . . . 1349
Table 1141. Interrupt 0 enable register (MASK0, address
0x400F 0F08) bit description . . . . . . . . . . . . 1349
Table 1142. Interrupt 0 status register (STATUS0, address
0x400F 0F0C) bit description. . . . . . . . . . . . 1350
Table 1143. Interrupt 0 clear status register (CLR_STAT0,
address 0x400F 0F10) bit description . . . . . 1350
Table 1144. Interrupt 0 set status register (SET_STAT0,
address 0x400F 0F14) ) bit description . . . . 1350
Table 1145. Interrupt 1 clear mask (CLR_EN1, address
0x400F 0F20) bit description . . . . . . . . . . . . 1350
Table 1146. Interrupt 1 set mask register (SET_EN1,
address 0x400F 0F24) bit description . . . . . 1351
Table 1147. Interrupt 1 mask register (MASK1, address
0x400F 0F28) bit description . . . . . . . . . . . . 1351
Table 1148. Interrupt 1 status register (STATUS1, address
0x400F 0F2C) bit description. . . . . . . . . . . . 1351
Table 1149. Interrupt 1 clear status register (CLR_STAT1,
address 0x400F 0F30) bit description . . . . . 1352
Table 1150. Interrupt 1 set status register (SET_STAT1,
address 0x400F 0f34) bit description. . . . . . 1353
Table 1151. DAC clocking and power control . . . . . . . . 1358
Table 1152. DAC pin description. . . . . . . . . . . . . . . . . . 1359