UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
445 of 1441
NXP Semiconductors
UM10503
Chapter 18: LPC43xx/LPC43Sxx Global Input Multiplexer Array (GIMA)
18.4.11 Timer 2 CAP2_2 capture input multiplexer (CAP2_2_IN)
18.4.12 Timer 2 CAP2_3 capture input multiplexer (CAP2_3_IN)
7:4
SELECT
Select input. Values 0x4 to 0xF are reserved.
0
0x0
CTIN_1
0x1
USART2 TX active
0x2
I2S1_RX_MWS
0x3
T2_CAP1
31:8
-
Reserved
-
Table 220. Timer 2 CAP2_1 capture input multiplexer (CAP2_1_IN, address 0x400C 7024) bit
description
Bit
Symbol
Value
Description
Reset
value
Table 221. Timer 2 CAP2_2 capture input multiplexer (CAP2_2_IN, address 0x400C 7028) bit
description
Bit
Symbol
Value
Description
Reset
value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x4 to 0xF are reserved.
0
0x0
CTIN_5
0x1
USART2 RX active
0x2
I2S1_TX_MWS
0x3
T2_CAP2
31:8
-
Reserved
-
Table 222. Timer 2 CAP2_3 capture input multiplexer (CAP2_3_IN, address 0x400C 702C) bit
description
Bit
Symbol
Value
Description
Reset
value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.