![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 14](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827014.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
14 of 1441
NXP Semiconductors
UM10503
Chapter 1: Introductory information
–
ARM Cortex-M0 processor (version r0p0) capable of off-loading the main ARM
Cortex-M4 processor.
–
Running at frequencies of up to 204 MHz.
–
JTAG and built-in NVIC.
•
Cortex-M0 Processor subsystem core (LPC437x/LPC43S7x and
LPC436x/LPC43S6x parts only)
–
ARM Cortex-M0 processor (version r0p0) controlling the SPI and SGPIO
peripherals residing on a separate AHB multilayer matrix with direct access to 2 kB
+ 16 kB of SRAM.
–
Connected via a core-to-core bridge to the main AHB multilayer matrix and the
main ARM Cortex-M4 processor.
–
Running at frequencies of up to 204 MHz.
–
JTAG and built-in NVIC.
•
On-chip memory (flashless parts)
–
Up to 264 kB SRAM for code and data use.
–
Additional 18 kB of SRAM for direct access by the M0 subsystem core
(LPC437x/LPC43S7x and LPC436x/LPC43S6x parts only).
–
Multiple SRAM blocks with separate bus access. Two SRAM blocks can be
powered down individually.
–
64 kB ROM containing boot code and on-chip software drivers.
–
General-purpose One-Time Programmable (OTP) memory.
•
On-chip memory (parts with on-chip flash)
–
Up to 1 MB on-chip dual bank flash memory with flash accelerator.
–
16 kB on-chip EEPROM data memory.
–
Upto 154 kB SRAM for code and data use.
–
Multiple SRAM blocks with separate bus access. Two SRAM blocks can be
powered down individually.
–
64 kB ROM containing boot code and on-chip software drivers.
–
General-purpose One-Time Programmable (OTP) memory.
•
Configurable digital peripherals
–
Serial GPIO (SGPIO) interface.
–
State Configurable Timer (SCTimer/PWM) subsystem on AHB.
–
Global Input Multiplexer Array (GIMA) allows to cross-connect multiple inputs and
outputs to event driven peripherals like the timers, SCTimer/PWM, and ADC0/1.
•
Serial interfaces
–
Quad SPI Flash Interface (SPIFI) with 1-, 2-, or 4-bit data at rates of up to 52 MB
per second.
–
10/100T Ethernet MAC with RMII and MII interfaces and DMA support for high
throughput at low CPU load. Support for IEEE 1588 time stamping and advanced
time stamping (IEEE 1588-2008 v2).