![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1395](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271395.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1395 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
Table 78. Connection of interrupt sources to the Cortex-M4
NVIC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 116
Table 79. Connection of interrupt sources to the
Cortex-M0APP NVIC . . . . . . . . . . . . . . . . . . . 118
Table 80. Connection of interrupt sources to the
Cortex-M0SUB subsystem NVIC . . . . . . . . . . 119
Table 81. Register overview: NVIC (base address 0xE000
E000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .120
Table 82. Event router clocking and power control. . . . .122
Table 83. Event router inputs . . . . . . . . . . . . . . . . . . . . .123
Table 84. Event router pin description . . . . . . . . . . . . . .125
Table 85. Register overview: Event router (base address
0x4004 4000) . . . . . . . . . . . . . . . . . . . . . . . . .125
Table 86. Level configuration register (HILO, address
0x4004 4000) bit description . . . . . . . . . . . .125
0x4004 4004) bit description . . . . . . . . . . . .129
Table 89. Clear event enable register (CLR_EN, address
0x4004 4FD8) bit description . . . . . . . . . . . . .132
Table 90. Event set enable register (SET_EN, address
0x4004 4FDC) bit description . . . . . . . . . . . . .133
Table 91. Event status register (STATUS, address 0x4004
4FE0) bit description. . . . . . . . . . . . . . . . . . . .135
Table 92. Event enable register (ENABLE, address 0x4004
4FE4) bit description. . . . . . . . . . . . . . . . . . . .136
Table 93. Clear event status register (CLR_STAT, address
0x4004 4FE8) bit description . . . . . . . . . . . . .137
Table 94. Set event status register (SET_STAT, address
0x4004 4FEC) bit description . . . . . . . . . . . . .138
Table 95. CREG clocking and power control . . . . . . . . .140
Table 96. Register overview: Configuration registers (base
address 0x4004 3000) . . . . . . . . . . . . . . . . . .142
Table 97. CREG0 register (CREG0, address 0x4004 3004)
bit description . . . . . . . . . . . . . . . . . . . . . . . .143
Table 98. CREG1 register (CREG1, address 0x4004 3008)
bit description . . . . . . . . . . . . . . . . . . . . . . . .145
Table 99. Memory mapping register (M4MEMMAP, address
0x4004 3100) bit description . . . . . . . . . . . .145
Table 100. CREG5 control register (CREG5, address
0x4004 3118) bit description . . . . . . . . . . . . .146
Table 101. DMA mux control register (DMAMUX, address
0x4004 311C) bit description . . . . . . . . . . . .146
Table 102. Flash Accelerator Configuration for flash bank A
Table 103. Flash Accelerator Configuration for flash bank B
Table 104. ETB SRAM configuration register (ETBCFG,
address 0x4004 3128) bit description . . . . . .151
Table 105. CREG6 control register (CREG6, address
0x4004 312C) bit description . . . . . . . . . . . .152
Table 106. M4 TXEV clear register (M4TXEVENT, address
0x4004 3130) bit description . . . . . . . . . . . .153
Table 107. Chip ID register (CHIPID, address 0x4004 3200)
bit description . . . . . . . . . . . . . . . . . . . . . . . .153
Table 108. Memory mapping register (M0SUBMEMMAP,
address 0x4004 3308) bit description . . . . . . 153
Table 109. Cortex-M0SUB TXEV clear register
Table 110. Cortex-M0APP TXEV clear register
Table 111. Memory mapping register (M0APPMEMMAP,
address 0x4004 3404) bit description . . . . . 154
Table 112. USB0 frame length adjust register (USB0FLADJ,
address 0x4004 3500) bit description . . . . . 155
Table 113. USB1 frame length adjust register (USB1FLADJ,
address 0x4004 3600) bit description . . . . . 156
Table 114. PD0_SLEEP0_HW_ENA register settings . . 161
Table 115. Memory retention. . . . . . . . . . . . . . . . . . . . . . 162
Table 116. Register overview: Power Mode Controller (PMC)
(base address 0x4004 2000) . . . . . . . . . . . . . 162
Table 117. Hardware sleep event enable register
(PD0_SLEEP0_HW_ENA - address
0x4004 2000) bit description . . . . . . . . . . . . . 163
Table 118. Power-down modes register
Table 119. Typical settings for PMC power modes . . . . . 164
Table 120. CGU clocking and power control. . . . . . . . . . 165
Table 121. CGU0 base clocks . . . . . . . . . . . . . . . . . . . . 169
Table 122. Clock sources for clock generators with
selectable inputs . . . . . . . . . . . . . . . . . . . . . 170
Table 123. Clock sources for output stages . . . . . . . . . . 170
Table 124. CGU pin description . . . . . . . . . . . . . . . . . . . 172
Table 125. Register overview: CGU (base address 0x4005
0000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 172
Table 126. FREQ_MON register (FREQ_MON, address
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 176
Table 127. XTAL_OSC_CTRL register (XTAL_OSC_CTRL,
address 0x4005 0018) bit description . . . . . . 176
Table 128. PLL0USB status register (PLL0USB_STAT,
address 0x4005 001C) bit description . . . . . 177
Table 129. PLL0USB control register (PLL0USB_CTRL,
address 0x4005 0020) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 177
Table 130. PLL0USB M-divider register (PLL0USB_MDIV,
address 0x4005 0024) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 179
Table 131. PLL0USB NP-divider register
(PLL0USB_NP_DIV, address 0x4005 0028) bit
description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 180
Table 132. PLL0AUDIO status register (PLL0AUDIO_STAT,
address 0x4005 002C) bit description . . . . . 181
Table 133. PLL0AUDIO control register
(PLL0AUDIO_CTRL, address 0x4005 0030) bit
description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 181