![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 143](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827143.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
143 of 1441
NXP Semiconductors
UM10503
Chapter 11: LPC43xx/LPC43Sxx Configuration Registers (CREG)
11.4.1 CREG0 control register
M0APPMEMMAP
R/W
0x404
ARM Cortex-M0APP memory
mapping
0x2000
0000
-
-
USB0FLADJ
R/W
0x500
USB0 frame length adjust
register
0x20
-
-
USB1FLADJ
R/W
0x600
USB1 frame length adjust
register
0x20
-
-
Table 96.
Register overview: Configuration registers (base address 0x4004 3000)
Name
Access
Address
offset
Description
Reset
value
Reset
value after
EMC,
UART0/3
boot
Reset
value
after
USB0/1
boot
Reference
Table 97.
CREG0 register (CREG0, address 0x4004 3004) bit description
Bit
Symbol
Value
Description
Reset
value
Access
0
EN1KHZ
Enable 1 kHz output.
0
R/W
0
1 kHz output disabled.
1
1 kHz output enabled.
1
EN32KHZ
Enable 32 kHz output
0
R/W
0
32 kHz output disabled.
1
32 kHz output enabled.
2
RESET32KHZ
32 kHz oscillator reset
1
R/W
0
Clear reset.
1
Reset active.
3
PD32KHZ
32 kHz power control.
1
R/W
0
Powered.
1
Powered-down.
4
-
Reserved
-
-
5
USB0PHY
USB0 PHY power control.
1
R/W
0
Enable USB0 PHY power.
1
Disable USB0 PHY. PHY powered down.
7:6
ALARMCTRL
RTC_ALARM pin output control
0
R/W
0x0
RTC alarm.
0x1
Event router event.
0x2
Reserved.
0x3
Inactive.
9:8
BODLVL1
BOD trip level to generate an interrupt. See the
LPC43xx data sheets for the trip values.
0x3
R/W
0x0
Level 0 interrupt
0x1
Level 1 interrupt
0x2
Level 2 interrupt
0x3
Level 3 interrupt