![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 135](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827135.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
135 of 1441
NXP Semiconductors
UM10503
Chapter 10: LPC43xx/LPC43Sxx Event router
10.6.5 Event status register
The STATUS register monitors the internally generated interrupt or event signal from the
peripherals. The contents of this register can be read at any time. To change the contents
of this register, use the CLR_STAT and SET_STAT registers.
Remark:
The reset value for this register indicates the POR reset value.
10.6.6 Event enable register
The ENABLE register enables or disables the propagation of the interrupt or events which
are recorded in the STATUS register to the event router interrupt. The ENABLE register
does not prevent an interrupt or event from being recorded in the STATUS register.
Table 91.
Event status register (STATUS, address 0x4004 4FE0) bit description
Bit
Symbol
Description
Reset
value
0
WAKEUP0_ST
A 1 in this bit shows that the WAKEUP0 event has been
raised.
1
1
WAKEUP1_ST
A 1 in this bit shows that the WAKEUP1 event has been
raised.
1
2
WAKEUP2_ST
A 1 in this bit shows that the WAKEUP2 event has been
raised.
1
3
WAKEUP3_ST
A 1 in this bit shows that the WAKEUP3 event has been
raised.
1
4
ATIMER_ST
A 1 in this bit shows that the ATIMER event has been raised. 1
5
RTC_ST
A 1 in this bit shows that the RTC event has been raised.
1
6
BOD_ST
A 1 in this bit shows that the BOD event has been raised.
1
7
WWDT_ST
A 1 in this bit shows that the WWDT event has been raised.
1
8
ETH_ST
A 1 in this bit shows that the ETHERNET event has been
raised.
1
9
USB0_ST
A 1 in this bit shows that the USB0 event has been raised.
1
10
USB1_ST
A 1 in this bit shows that the USB1 event has been raised.
1
11
SDMMC_ST
A 1 in this bit indicates that the SDMMC event has been
raised.
1
12
CAN_ST
A 1 in this bit shows that the C_CAN event has been raised.
1
13
TIM2_ST
A 1 in this bit shows that the combined timer 2 output event
has been raised.
1
14
TIM6_ST
A 1 in this bit shows that the combined timer 6 output event
has been raised.
1
15
QEI_ST
A 1 in this bit shows that the QEI event has been raised.
1
16
TIM14_ST
A 1 in this bit shows that the combined timer 14 output event
has been raised.
1
18:17
-
Reserved.
-
19
RESET_ST
A 1 in this bit shows that the reset event has been raised.
1
20
BODRESET_ST
A 1 in this bit indicates that the reset event has been raised.
1
21
DPDRESET_ST
A 1 in this bit indicates that the reset event has been raised.
1
31:22
-
Reserved.
-