![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 164](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827164.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
164 of 1441
NXP Semiconductors
UM10503
Chapter 12: LPC43xx/LPC43Sxx Power Management Controller (PMC)
12.4 Functional description
12.4.1 Run-time programming
The PD0_SLEEP0_MODE register can be programmed at run-time to change the default
power state of the LPC43xx after the next transition to a reduced-power state.
Table 119. Typical settings for PMC power modes
Power-down
mode
Description
PD0_SLEEP0_MODE
register bit settings
Deep-sleep
CPU, peripherals, analog, USB PHY in retention mode;
all SRAM supplies in active mode; BOD in power-down
mode.
0x0030 00AA
Power-down
CPU, peripherals, analog supplies in retention mode;
USB PHY in power-down mode; SRAM1 in active mode;
all other SRAMs in power-down mode; BOD in
power-down mode.
0x0030 FCBA
Power-down
with M0SUB
SRAM
maintained
CPU, peripherals, analog supplies in retention mode;
USB PHY in power-down mode; SRAM1 and M0SUB
SRAM in active mode; all other SRAMs in power-down
mode; BOD in power-down mode.
0x0030 3CBA
Deep
power-down
CPU, peripherals, analog, USB PHY in power-down
mode; all SRAMs in power-down mode; BOD in
power-down mode.
0x0030 FF7F