![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 438](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827438.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
438 of 1441
NXP Semiconductors
UM10503
Chapter 18: LPC43xx/LPC43Sxx Global Input Multiplexer Array (GIMA)
CAP0_3_IN
R/W
0x00C
Timer 0 CAP0_3 capture input multiplexer (GIMA
output 3)
0
CAP1_0_IN
R/W
0x010
Timer 1 CAP1_0 capture input multiplexer (GIMA
output 4)
0
CAP1_1_IN
R/W
0x014
Timer 1 CAP1_1 capture input multiplexer (GIMA
output 5)
0
CAP1_2_IN
R/W
0x018
Timer 1 CAP1_2 capture input multiplexer (GIMA
output 6)
0
CAP1_3_IN
R/W
0x01C
Timer 1 CAP1_3 capture input multiplexer (GIMA
output 7)
0
CAP2_0_IN
R/W
0x020
Timer 2 CAP2_0 capture input multiplexer (GIMA
output 8)
0
CAP2_1_IN
R/W
0x024
Timer 2 CAP2_1 capture input multiplexer (GIMA
output 9)
0
CAP2_2_IN
R/W
0x028
Timer 2 CAP2_2 capture input multiplexer (GIMA
output 10)
0
CAP2_3_IN
R/W
0x02C
Timer 2 CAP2_3 capture input multiplexer (GIMA
output 11)
0
CAP3_0_IN
R/W
0x030
Timer 3 CAP3_0 capture input multiplexer (GIMA
output 12)
0
CAP3_1_IN
R/W
0x034
Timer 3 CAP3_1 capture input multiplexer (GIMA
output 13)
0
CAP3_2_IN
R/W
0x038
Timer 3 CAP3_2 capture input multiplexer (GIMA
output 14)
0
CAP3_3_IN
R/W
0x03C
Timer 3 CAP3_3 capture input multiplexer (GIMA
output 15)
0
CTIN_0_IN
R/W
0x040
SCT CTIN_0 capture input multiplexer (GIMA output
16)
0
CTIN_1_IN
R/W
0x044
SCT CTIN_1 capture input multiplexer (GIMA output
17)
0
CTIN_2_IN
R/W
0x048
SCT CTIN_2 capture input multiplexer (GIMA output
18)
0
CTIN_3_IN
R/W
0x04C
SCT CTIN_3 capture input multiplexer (GIMA output
19)
0
CTIN_4_IN
R/W
0x050
SCT CTIN_4 capture input multiplexer (GIMA output
20)
0
CTIN_5_IN
R/W
0x054
SCT CTIN_5 capture input multiplexer (GIMA output
21)
0
CTIN_6_IN
R/W
0x058
SCT CTIN_6 capture input multiplexer (GIMA output
22)
0
CTIN_7_IN
R/W
0x05C
SCT CTIN_7 capture input multiplexer (GIMA output
23)
0
ADCHS_TRIGGER_IN
R/W
0x060
ADCHS trigger input multiplexer (GIMA output 24)
0
EVENTROUTER_13_IN
R/W
0x064
Event router input 13 multiplexer (GIMA output 25)
0
EVENTROUTER_14_IN
R/W
0x068
Event router input 14 multiplexer (GIMA output 26)
0
Table 210. Register overview: GIMA (base address: 0x400C 7000)
Name
Access
Address
offset
Description
Reset
value
Reference