![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 446](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827446.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
446 of 1441
NXP Semiconductors
UM10503
Chapter 18: LPC43xx/LPC43Sxx Global Input Multiplexer Array (GIMA)
18.4.13 Timer 3 CAP3_0 capture input multiplexer (CAP3_0_IN)
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x3 to 0xF are
reserved.
0
0x0
CTOUT_7 or T1_MAT3
0x1
T2_CAP3
0x2
T1_MAT3
31:8
-
Reserved
-
Table 222. Timer 2 CAP2_3 capture input multiplexer (CAP2_3_IN, address 0x400C 702C) bit
description
Bit
Symbol
Value
Description
Reset
value
Table 223. Timer 3 CAP3_0 capture input multiplexer (CAP3_0_IN, address 0x400C 7030) bit
description
Bit
Symbol
Value
Description
Reset
value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x3 to 0xF are reserved. 0
0x0
CTIN_0
0x1
I2S0_RX_MWS
0x2
T3_CAP0
31:8
-
Reserved
-