UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
449 of 1441
NXP Semiconductors
UM10503
Chapter 18: LPC43xx/LPC43Sxx Global Input Multiplexer Array (GIMA)
18.4.18 SCT CTIN_1 capture input multiplexer (CTIN_1_IN)
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x3 to 0xF are reserved.
0
0x0
CTIN_0
0x1
SGPIO3
0x2
SGPIO3_DIV
31:8
-
Reserved
-
Table 227. SCT CTIN_0 capture input multiplexer (CTIN_0_IN, address 0x400C 7040) bit
description
Bit
Symbol
Value
Description
Reset value
Table 228. SCT CTIN_1 capture input multiplexer (CTIN_1_IN, address 0x400C 7044) bit
description
Bit
Symbol
Value Description
Reset value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x3 to 0xF are reserved.
0
0x0
CTIN_1
0x1
USART2 TX active
0x2
SGPIO12
31:8
-
Reserved
-