![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 448](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827448.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
448 of 1441
NXP Semiconductors
UM10503
Chapter 18: LPC43xx/LPC43Sxx Global Input Multiplexer Array (GIMA)
18.4.16 Timer 3 CAP3_3 capture input multiplexer (CAP3_3_IN)
18.4.17 SCT CTIN_0 capture input multiplexer (CTIN_0_IN)
7:4
SELECT
Select input. Values 0x4 to 0xF are reserved. 0
0x0
CTIN_7
0x1
USART3 RX active
0x2
SOF0 (Start-Of-Frame USB0)
0x3
T3_CAP2
31:8
-
Reserved
-
Table 225. Timer 3 CAP3_2 capture input multiplexer (CAP3_2_IN, address 0x400C 7038) bit
description
Bit
Symbol
Value
Description
Reset value
Table 226. Timer 3 CAP3_3 capture input multiplexer (CAP3_3_IN, address 0x400C 703C) bit
description
Bit
Symbol
Value
Description
Reset
value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x4 to 0xF are reserved.
0
0x0
CTOUT11 or T2_MAT3
0x1
SOF1 (Start-Of-Frame USB1)
0x2
T3_CAP3
0x3
T2_MAT3
31:8
-
Reserved
-
Table 227. SCT CTIN_0 capture input multiplexer (CTIN_0_IN, address 0x400C 7040) bit
description
Bit
Symbol
Value
Description
Reset value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.