![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1350](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271350.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1350 of 1441
NXP Semiconductors
UM10503
Chapter 48: 12-bit ADC (ADCHS)
48.6.20 Interrupt 0 clear status register
This register clears the interrupt 0 status bit fields.
48.6.21 Interrupt 0 set status register
This register sets the interrupt 0 status bit fields.
48.6.22 Interrupt 1 clear mask register
This register clears the interrupt 1 bit mask fields
Table 1142.Interrupt 0 status register (STATUS0, address 0x400F 0F0C) bit description
Bit
Symbol
Description
Reset
value
0
FIFO_LEVEL_TRIG
0: number of samples in FIFO less than or equal to
FIFO_LEVEL.
1: number of samples in FIFO is more than
FIFO_LEVEL.
0x0
1
FIFO_EMPTY
0: FIFO is not empty.
1: FIFO is empty.
0x1
2
FIFO_OVERFLOW
FIFO was full; conversion sample is not stored and
lost.
0x0
3
DSCR_DONE
The descriptor INTERRUPT field was enabled and its
sample is converted.
0x0
4
DSCR_ERROR
The ADC was not fully woken up when a sample was
converted and the conversion results is unreliable
0x0
5
ADC_OVF
Converted sample value was over range of the 12 bit
output code.
0x0
6
ADC_UNF
Converted sample value was under range of the 12 bit
output code.
0x0
31:7
-
Reserved
-
Table 1143.Interrupt 0 clear status register (CLR_STAT0, address 0x400F 0F10) bit
description
Bit
Symbol
Description
Reset value
6:0
CSTAT0
Interrupt clear status
0x00
31:7
-
Reserved
-
Table 1144.Interrupt 0 set status register (SET_STAT0, address 0x400F 0F14) ) bit description
Bit
Symbol
Description
Reset value
6:0
SSTAT0
Interrupt set status
0x00
31:7
-
Reserved
-
Table 1145.Interrupt 1 clear mask (CLR_EN1, address 0x400F 0F20) bit description
Bit
Symbol
Description
Reset value
29:0
CEN1
Interrupt clear enable
0x00000000
31:30
-
Reserved
-