![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 988](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827988.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
988 of 1441
NXP Semiconductors
UM10503
Chapter 31: LPC43xx/LPC43Sxx State Configurable Timer (SCT) with
FRACMAT0 to 5
R/W
0x140 to
0x154
Fractional match registers 0 to 5 for SCT match
value registers 0 to 5.
0x0000 0000
FRACMAT0_L to
FRACMAT5_L
R/W
0x140 to
0x154
Fractional match registers 0 to 5 for SCT match
value registers 0 to 5; low counter 16-bit.
0x0000 0000
FRACMAT0_H to
FRACMAT5_H
R/W
0x142 to
0x156
Fractional match registers 0 to 5 for SCT match
value registers 0 to 5; high counter 16-bit.
0x0000 0000
MATCH0_L to
MATCH15_L
R/W
0x180 to
0x1A0
MATCH alias register. SCT match value register
of match channels 0 to 15; low counter 16-bit;
REGMOD0_L to REGMODE15_L = 0
0x0000 0000
MATCH0_H to
MATCH15_H
R/W
0x1C0 to
0x1E0
MATCH alias register. SCT match value register
of match channels 0 to 15; high counter 16-bit;
REGMOD0_H to REGMODE15_H = 0
0x0000 0000
CAP0_L to CAP15_L
0x180 to
0x1A0
CAP alias register. SCT capture register of
capture channel 0 to 15; low counter 16-bit;
REGMOD0_L to REGMODE15_L = 1
0x0000 0000
CAP0_H to CAP15_H
0x1C0 to
0x1E0
CAP alias register. SCT capture register of
capture channel 0 to 15; high counter 16-bit;
REGMOD0_H to REGMODE15_H = 1
0x0000 0000
FRACMAT0_L to
FRACMAT5_L
R/W
0x1A0 to
0x1AA
Fractional match alias registers 0 to 5 for SCT
match value registers 0 to 5; low counter 16-bit.
0x0000 0000
FRACMAT0_H to
FRACMAT5_H
R/W
0x1E0 to
0x1EA
Fractional match alias registers 0 to 5 for SCT
match value registers 0 to 5; high counter 16-bit.
0x0000 0000
MATCHREL0 to
MATCHREL15
R/W
0x200 to
0x23C
SCT match reload value register 0 to 15;
REGMOD0 = 0 to REGMODE15 = 0
0x0000 0000
MATCHREL0_L to
MATCHREL15_L
R/W
0x200 to
0x23C
SCT match reload value register 0 to 15; low
counter 16-bit; REGMOD0_L = 0 to
REGMODE15_L = 0
0x0000 0000
MATCHREL0_H to
MATCHREL15_H
R/W
0x202 to
0x23E
SCT match reload value register 0 to 15; high
counter 16-bit; REGMOD0_H = 0 to
REGMODE15_H = 0
0x0000 0000
CAPCTRL0 to
CAPCTRL15
0x200 to
0x23C
SCT capture control register 0 to 15; REGMOD0
= 1 to REGMODE15 = 1
0x0000 0000
CAPCTRL0_L to
CAPCTRL15_L
0x200 to
0x23C
SCT capture control register 0 to 15; low counter
16-bit; REGMOD0_L = 1 to REGMODE15_L = 1
0x0000 0000
CAPCTRL0_H to
CAPCTRL15_H
0x202 to
0x23E
SCT capture control register 0 to 15; high counter
16-bit; REGMOD0 = 1 to REGMODE15 = 1
0x0000 0000
FRACMATREL0 to
FRACMATREL5
R/W
0x240 to
0x254
Fractional match reload registers 0 to 5 for SCT
match value registers 0 to 5.
0x0000 0000
FRACMATREL0_L to
FRACMATREL5_L
R/W
0x240 to
0x254
Fractional match reload registers 0 to 5 for SCT
match value registers 0 to 5; low counter 16-bit.
0x0000 0000
FRACMATREL0_H to
FRACMATREL5_H
R/W
0x242 to
0x256
Fractional match reload registers 0 to 5 for SCT
match value registers 0 to 5; high counter 16-bit.
0x0000 0000
MATCHREL0_L to
MATCHREL15_L
R/W
0x280 to
0x2A0
MATCHREL alias registers. SCT match reload
value register 0 to 15; low counter 16-bit;
REGMOD0_L = 0 to REGMODE15_L = 0
0x0000 0000
MATCHREL0_H to
MATCHREL15_H
R/W
0x2C0 to
0x2E0
MATCHREL alias registers. SCT match reload
value register 0 to 15; high counter 16-bit;
REGMOD0_H = 0 to REGMODE15_H = 0
0x0000 0000
Table 746. Register overview: State Configurable Timer (base address 0x4000 0000)
…continued
Name
Access Address
offset
Description
Reset value
Reference