![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 7](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827007.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
7 of 1441
NXP Semiconductors
UM10503
LPC43xx/LPC43Sxx User manual
1.7
20131017
LPC43xx User manual
Modifications:
•
12-bit ADC (ADCHS) for parts LPC4370 added. See Chapter 47.
•
Table “LPC43xx part identification numbers” updated.
•
BASE_APLL_CLK renamed to BASE_AUDIO_CLK in Chapter 12 “LPC43xx Clock Generation Unit
(CGU)”, Chapter 13 “LPC43xx Clock Control Unit (CCU)”, Chapter 10 “LPC43xx Configuration
Registers (CREG)”, and Chapter 43 “LPC43xx I2S interface”.
•
Core M0SUB added for parts LPLC4370. See Chapter 2 “LPC43xx Multi-Core configuration and
Inter-Process Communication (IPC)”, Chapter 12 “LPC43xx Clock Generation Unit (CGU)”,
Chapter 13 “LPC43xx Clock Control Unit (CCU)”, Chapter 10 “LPC43xx Configuration Registers
(CREG)”, Chapter 14 “LPC43xx Reset Generation Unit (RGU)”, and Chapter 3 “LPC43xx Memory
mapping”.
•
Power-down mode with M0SUB SRAM maintained added for parts LPC4370. See Chapter 11
“LPC43xx Power Management Controller (PMC)” and Table 115.
•
AES speed corrected.
•
Bit description of register CREG5 corrected. Bits 9:0 changed to reserved. Use bits 12:10 for
disabling JTAG. See Section 10.4.3 “CREG5 control register”.
•
Description of the RESET pin updated in Section 15.2 “Pin description”.
•
Use of EMC_CLK pins clarified for SDRAM devices. See Section 22.2.
•
Pin description of the RESET pin updated.
•
Pin description of pins SD_VOLTD[2:0] updated.
•
Add bits 20 (BOD reset) and 21 (reset after wake-up from deep power-down) to the event router
registers.
•
Table 200 “SD/MMC delay register (SDDELAY, address 0x4008 6D80) bit description” added.
•
USB driver code listing corrected. See Section 26.5 “USB API”.
•
Register RESET_EXT_STAT4 removed.
•
SDRAM address mappings added.
•
Device MX25L6435EM2I-10G added to Table 24 “QSPI devices supported by the boot code and the
SPIFI API”.
•
Table 4 “Ordering options” corrected. ULPI not available on 144-pin and 100-pin packages.
•
Editorial updates to Section 5.3.5 “Boot image creation” and Figure 16 “Image encryption flow”
added.
•
Editorial edits to Chapter 7 “LPC43xx Security API”. Section “CMAC using AES hardware
acceleration” removed.
•
VADC replaced by ADCHS throughout the document.
•
Section 12.2.1 “Configuring the BASE_M4_CLK for high operating frequencies” corrected to ensure
safe operation of the clock ramping procedure.
•
Figures and tables in Section 43.7.2 “I2S operating modes” corrected.
Revision history
…continued
Rev
Date
Description