![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 148](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827148.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
148 of 1441
NXP Semiconductors
UM10503
Chapter 11: LPC43xx/LPC43Sxx Configuration Registers (CREG)
17:16
DMAMUXPER8
Select DMA to peripheral connection for
DMA peripheral 8.
0
R/W
0x0
Timer3 match 1
0x1
USART3 receive
0x2
SCTimer/PWM DMA request 1
0x3
ADCHS read
19:18
DMAMUXPER9
Select DMA to peripheral connection for
DMA peripheral 9.
0
R/W
0x0
SSP0 receive
0x1
I2S0 DMA request 1
0x2
SCTimer/PWM DMA request 1
0x3
Reserved
21:20
DMAMUXPER10
Select DMA to peripheral connection for
DMA peripheral 10.
0
R/W
0x0
SSP0 transmit
0x1
I2S0 DMA request 2
0x2
SCTimer/PWM DMA request 0
0x3
Reserved
23:22
DMAMUXPER11
Selects DMA to peripheral connection for
DMA peripheral 11.
0
R/W
0x0
SSP1 receive
0x1
SGPIO14
0x2
USART0 transmit
0x3
Reserved
25:24
DMAMUXPER12
Select DMA to peripheral connection for
DMA peripheral 12.
0
R/W
0x0
SSP1 transmit
0x1
SGPIO15
0x2
USART0 receive
0x3
Reserved
27:26
DMAMUXPER13
Select DMA to peripheral connection for
DMA peripheral 13.
0
R/W
0x0
ADC0
0x1
AES in
0x2
SSP1 receive
0x3
USART3 receive
29:28
DMAMUXPER14
Select DMA to peripheral connection for
DMA peripheral 14.
0
R/W
0x0
ADC1
0x1
AES out
0x2
SSP1 transmit
0x3
USART3 transmit
Table 101. DMA mux control register (DMAMUX, address 0x4004 311C) bit description
Bit
Symbol
Value
Description
Reset
value
Access