![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 12](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827012.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
12 of 1441
Contact information
For more information, please visit:
http://www.nxp.com
For sales office addresses, please send an email to:
NXP Semiconductors
UM10503
LPC43xx/LPC43Sxx User manual
Modifications:
•
Chapter 36 “LPC43xx Event monitor/recorder” added (for parts with on-chip flash only).
•
Connection of USB0_VBUS/USB1_VBUS signals added.
•
Description of ADC GDR register updated.
•
Pin reset states updated.
•
SCT register map updated in Table 645.
•
Changed maximum clock frequency for SWD and ETB access to 120 MHz.
•
Reduced and normal power modes removed.
•
AES encryption option added (parts LPC43Sxx only).
•
SGPIO register names and descriptions updated.
•
Update description of bit 0 in the USBSTS_D and bit 5:0 in ENDPTCOMPLETE registers of USB0/1.
•
Update procedure “Setup packet handling using the trip wire mechanism”.
•
Polarity of bit OUTSEL in the SCT EVCTRL register swapped.
•
Bit 9 (JTAG enable for the M0 co-processor) added to the CREG5 register.
•
Description of CCU Auto mode updated.
•
Maximum power consumption in the USB Suspended state corrected according to USB 2.0 ECN
specification.
•
LQFP100 package removed.
1
20111212
Preliminary LPC43xx user manual.
Revision history
…continued
Rev
Date
Description