![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1418](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271418.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1418 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
Fig 78. Ethernet block diagram . . . . . . . . . . . . . . . . . . .820
Fig 79. Interrupt generation . . . . . . . . . . . . . . . . . . . . . .855
Fig 80. Wake-up frame filter register . . . . . . . . . . . . . . .860
Fig 81. Networked time synchronization . . . . . . . . . . . .864
Fig 82. System update using fine method . . . . . . . . . . .866
Fig 83. Propagation Delay Calculation in Clocks Supporting
Peer-to-Peer Path Correction . . . . . . . . . . . . . .870
Fig 84. Descriptor ring and chain structure . . . . . . . . . .878
Fig 85. TxDMA operation in default mode . . . . . . . . . . .883
Fig 86. TxDMA operation in OSF mode. . . . . . . . . . . . .885
Fig 87. Receive DMA operation . . . . . . . . . . . . . . . . . . .888
Fig 88. Transmitter descriptor fields . . . . . . . . . . . . . . .892
Fig 89. Transmit descriptor fetch (read) . . . . . . . . . . . .893
Fig 90. Receive descriptor fields (alternate configuration). .
Fig 91. LCD controller block diagram. . . . . . . . . . . . . . .905
Fig 92. Cursor movement . . . . . . . . . . . . . . . . . . . . . . .934
Fig 93. Cursor clipping . . . . . . . . . . . . . . . . . . . . . . . . . .935
Fig 94. Cursor image format . . . . . . . . . . . . . . . . . . . . .936
Fig 95. Power-up and power-down sequences . . . . . . .942
Fig 96. Horizontal timing for STN displays. . . . . . . . . . .943
Fig 97. Vertical timing for STN displays . . . . . . . . . . . . .944
Fig 98. Horizontal timing for TFT displays . . . . . . . . . . .944
Fig 99. Vertical timing for TFT displays . . . . . . . . . . . . .945
Fig 100. SCT block diagram . . . . . . . . . . . . . . . . . . . . . .951
Fig 101. SCT counter and select logic. . . . . . . . . . . . . . .951
Fig 102. Match logic . . . . . . . . . . . . . . . . . . . . . . . . . . . .976
Fig 103. Capture logic . . . . . . . . . . . . . . . . . . . . . . . . . . .976
Fig 104. Event selection . . . . . . . . . . . . . . . . . . . . . . . . .977
Fig 105. Output slice i . . . . . . . . . . . . . . . . . . . . . . . . . . .977
Fig 106. SCT interrupt generation . . . . . . . . . . . . . . . . . .977
Fig 107. SCT configuration example . . . . . . . . . . . . . . .1014
Fig 108. Timer block diagram . . . . . . . . . . . . . . . . . . . .1018
Fig 109. A timer cycle in which PR=2, MRx=6, and both
interrupt and reset on match are enabled. . . . .1032
Fig 110. A timer Cycle in Which PR=2, MRx=6, and both
interrupt and stop on match are enabled . . . . .1032
Fig 111. MCPWM Block Diagram . . . . . . . . . . . . . . . . .1035
Fig 112. Edge-aligned PWM waveform without dead time,
POLA = 0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1057
Fig 113. Center-aligned PWM waveform without dead time,
POLA = 0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1058
Fig 114. Edge-aligned PWM waveform with dead time,
POLA = 0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1058
Fig 115. Center-aligned waveform with dead time, POLA = 0
Fig 116. Three-phase DC mode sample waveforms . . .1061
Fig 117. Three-phase AC mode sample waveforms, edge
aligned PWM mode . . . . . . . . . . . . . . . . . . . . .1062
Fig 118. Encoder interface block diagram . . . . . . . . . . .1065
Fig 119. Quadrature Encoder Basic Operation . . . . . . .1079
Fig 120. Repetitive Interrupt Timer (RIT) block diagram1082
Fig 121. RTC functional block diagram . . . . . . . . . . . . .1089
Fig 122. Watchdog block diagram . . . . . . . . . . . . . . . . . 1107
Fig 123. Early Watchdog Feed with Windowed Mode
Enabled . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1108
Fig 124. Correct Watchdog Feed with Windowed Mode
Enabled . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1108
Fig 125. Watchdog Warning Interrupt . . . . . . . . . . . . . . 1108
Fig 126. Event Monitor/Recorder block diagram . . . . . 1111
Fig 127. USART block diagram . . . . . . . . . . . . . . . . . . 1120
Fig 128. Auto-baud a) mode 0 and b) mode 1 waveform . .
Fig 129. Algorithm for setting USART dividers . . . . . . . 1145
Fig 130. Typical smart card application . . . . . . . . . . . . 1150
Fig 131. Smart card T = 0 waveform . . . . . . . . . . . . . . 1151
Fig 132. UART1 block diagram. . . . . . . . . . . . . . . . . . . 1154
Fig 133. Auto-RTS Functional Timing . . . . . . . . . . . . . . 1171
Fig 134. Auto-CTS Functional Timing. . . . . . . . . . . . . . 1172
Fig 135. Texas Instruments Synchronous Serial Frame
Fig 136. SPI frame format with CPOL=0 and CPHA=0 (a)
Single and b) Continuous Transfer) . . . . . . . . 1182
Fig 137. SPI frame format with CPOL=0 and CPHA=1 1183
Fig 138. SPI frame format with CPOL = 1 and CPHA = 0 (a)
Single and b) Continuous Transfer) . . . . . . . . 1184
Fig 139. SPI Frame Format with CPOL = 1 and CPHA = 1 .
Fig 140. Microwire frame format (single transfer) . . . . . 1186
Fig 141. Microwire frame format (continuous transfers) 1187
Fig 142. Microwire frame format setup and hold details 1187
Fig 143. SPI block diagram. . . . . . . . . . . . . . . . . . . . . . 1189
Fig 144. SPI data transfer format (CPHA = 0 and CPHA = 1)
Fig 145. WS signal connections . . . . . . . . . . . . . . . . . . 1202
Fig 146. Simple I2S configurations and bus timing. . . . 1204
Fig 147. I2S clocking and pin connections . . . . . . . . . . 1215
Fig 148. Typical transmitter master mode (PCLK - no MCLK
output) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1216
Fig 149. Transmitter master mode (PCLK), with MCLK
output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1217
Fig 150. Transmitter master mode, sharing RX_MCLK 1218
Fig 151. Typical Transmitter slave mode . . . . . . . . . . . 1219
Fig 152. 4-Wire Transmitter mode . . . . . . . . . . . . . . . . 1220
Fig 153. Transmitter master mode (BASE_AUDIO_CLK) . .
Fig 154. Transmitter master mode (External MCLK) . . 1222
Fig 155. Typical Receiver master mode (PCLK - no MCLK
output) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1223
Fig 156. Receiver master mode (PCLK), with MCLK output
Fig 157. Receiver master mode, sharing TX_MCLK . . 1225
Fig 158. Typical Receiver slave mode . . . . . . . . . . . . . 1226
Fig 159. 4-Wire Receiver mode . . . . . . . . . . . . . . . . . . 1227
Fig 160. Receiver master mode (BASE_AUDIO_CLK) 1228
Fig 161. Receiver master mode (External MCLK) . . . . 1229
Fig 162. FIFO contents for various I
2
S modes . . . . . . . 1231
Fig 163. C_CAN block diagram . . . . . . . . . . . . . . . . . . 1233
Fig 164. Block diagram of a message object transfer . 1244
Fig 165. CAN core in Silent mode . . . . . . . . . . . . . . . . 1266
Fig 166. CAN core in Loop-back mode. . . . . . . . . . . . . 1266
Fig 167. CAN core in Loop-back mode combined with Silent
mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1267
Fig 168. Block diagram of a message object transfer . 1269
Fig 169. Reading a message from the FIFO buffer to the