![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 951](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827951.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
951 of 1441
NXP Semiconductors
UM10503
Chapter 30: LPC43xx/LPC43Sxx State Configurable Timer (SCT)
30.5 Pin description
The SCT inputs can originate from the external pins or from several internal sources.
Each SCT input is connected to one GIMA register which defines the input source.
Remark:
SCT outputs are connected to the CTOUT_n pins and are ORed with timer
match outputs when the CTOUCTRL bit is set to 0 in CREG6 (see
; this is the
default). Some SCT outputs are connected to multiple destinations at once, for example to
an external pin and the event router.
Fig 100. SCT block diagram
Fig 101. SCT counter and select logic
prescaler(s)
SCT clock
CLK_M4_SCT
SCT clock
CLK_M4_SCT
prescaler
prescaler
Unified
counter
L counter
H counter