![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1437](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271437.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1437 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
UART1 Modem Status Register . . . . . . . . . 1166
UART1 Scratch Pad Register . . . . . . . . . . 1166
UART1 Auto-baud Control Register . . . . . 1166
UART1 Fractional Divider Register . . . . . . 1167
UART1 RS485 Control register . . . . . . . . . 1168
UART1 RS-485 Address Match register . . 1169
UART1 RS-485 Delay value register . . . . . 1169
UART1 Transmit Enable Register . . . . . . . 1169
Functional description . . . . . . . . . . . . . . . . . 1170
Auto-flow control . . . . . . . . . . . . . . . . . . . . . 1170
41.7.1.1 Auto-RTS . . . . . . . . . . . . . . . . . . . . . . . . . . . 1170
41.7.1.2 Auto-CTS . . . . . . . . . . . . . . . . . . . . . . . . . . . 1171
41.7.2
Auto-baud . . . . . . . . . . . . . . . . . . . . . . . . . . 1172
Auto-baud modes. . . . . . . . . . . . . . . . . . . . . 1172
Baud rate calculation . . . . . . . . . . . . . . . . . . 1172
RS-485/EIA-485 modes of operation . . . . . . 1172
Chapter 42: LPC43xx/LPC43Sxx SSP0/1
How to read this chapter . . . . . . . . . . . . . . . 1173
Basic configuration . . . . . . . . . . . . . . . . . . . 1173
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1173
General description . . . . . . . . . . . . . . . . . . . 1173
Pin description . . . . . . . . . . . . . . . . . . . . . . . 1174
Register description . . . . . . . . . . . . . . . . . . 1174
SSP Control Register 0 . . . . . . . . . . . . . . . 1175
SSP Control Register 1 . . . . . . . . . . . . . . . 1176
Register . . . . . . . . . . . . . . . . . . . 1177
Register . . . . . . . . . . . . . . . . . 1178
SSP Clock Prescale Register . . . . . . . . . . 1178
SSP Interrupt Mask Set/Clear Register . . . 1178
SSP Raw Interrupt Status Register . . . . . . 1179
SSP Masked Interrupt Status Register . . . 1179
SSP Interrupt Clear Register . . . . . . . . . . . 1180
SSP DMA Control Register . . . . . . . . . . . . . 1180
Functional description . . . . . . . . . . . . . . . . . 1181
SPI frame format . . . . . . . . . . . . . . . . . . . . . 1182
42.7.2.1 Clock Polarity (CPOL) and Phase (CPHA)
control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1182
42.7.2.2 SPI format with CPOL=0,CPHA=0. . . . . . . . 1182
42.7.2.3 SPI format with CPOL=0,CPHA=1. . . . . . . . 1183
42.7.2.4 SPI format with CPOL = 1,CPHA = 0. . . . . . 1184
42.7.2.5 SPI format with CPOL = 1,CPHA = 1. . . . . . 1185
42.7.3
42.7.3.1 Setup and hold time requirements on CS with
respect to SK in Microwire mode . . . . . . . . . 1187
Chapter 43: LPC43xx/LPC43Sxx SPI
How to read this chapter . . . . . . . . . . . . . . . 1188
Basic configuration . . . . . . . . . . . . . . . . . . . 1188
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1188
General description . . . . . . . . . . . . . . . . . . . 1188
Pin description . . . . . . . . . . . . . . . . . . . . . . . 1190
Register description . . . . . . . . . . . . . . . . . . 1190
SPI Control Register . . . . . . . . . . . . . . . . . 1191
SPI Status Register . . . . . . . . . . . . . . . . . . 1192
SPI Data Register . . . . . . . . . . . . . . . . . . . 1193
SPI Clock Counter Register . . . . . . . . . . . . 1193
SPI Test Control Register . . . . . . . . . . . . . . 1194
SPI Test Status Register . . . . . . . . . . . . . . . 1194
Register . . . . . . . . . . . . . . . . . 1194
Functional description . . . . . . . . . . . . . . . . . 1195
SPI data transfers . . . . . . . . . . . . . . . . . . . . 1195
General information . . . . . . . . . . . . . . . . . . . 1197
Master operation . . . . . . . . . . . . . . . . . . . . . 1197
Slave operation . . . . . . . . . . . . . . . . . . . . . . 1198
Exception conditions . . . . . . . . . . . . . . . . . . 1198
Chapter 44: LPC43xx/LPC43Sxx I2S interface
How to read this chapter . . . . . . . . . . . . . . . 1200
Basic configuration . . . . . . . . . . . . . . . . . . . 1200
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1200
General description . . . . . . . . . . . . . . . . . . . 1201
I2S connection schemes . . . . . . . . . . . . . . 1201
I2S connections to the GIMA . . . . . . . . . . . 1202
Pin description . . . . . . . . . . . . . . . . . . . . . . . 1203
Register description . . . . . . . . . . . . . . . . . . 1205
I2S Digital Audio Output register . . . . . . . . 1206
I2S Digital Audio Input register . . . . . . . . . . 1207
I2S Transmit FIFO register . . . . . . . . . . . . 1207
Receive FIFO register . . . . . . . . . . . . . . . . 1208
I2S Status Feedback register . . . . . . . . . . . 1208
I2S DMA Configuration Register 1 . . . . . . . 1208
I2S DMA Configuration Register 2 . . . . . . 1209
I2S Transmit Clock Rate register . . . . . . . 1210
44.6.9.1 Notes on fractional rate generators . . . . . . . 1211
44.6.10
I2S Receive Clock Rate register . . . . . . . . . 1211
I2S Transmit Clock Bit Rate register . . . . . 1212
I2S Receive Clock Bit Rate register . . . . . 1212
I2S Transmit Mode Control register . . . . . 1212
I2S Receive Mode Control register . . . . . . 1213
Functional description . . . . . . . . . . . . . . . . 1214
I2S transmit and receive interfaces . . . . . . 1214
I2S operating modes . . . . . . . . . . . . . . . . . 1214
MCLK output). . . . . . . . . . . . . . . . . . . . . . . 1216