![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1402](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271402.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1402 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
0x4000 5048) bit description . . . . . . . . . . . . .608
Table 428. Dynamic Memory Auto Refresh Period register
Table 429. Dynamic Memory Exit Self Refresh register
Table 430. Dynamic Memory Active Bank A to Active Bank B
Time register (DYNAMICRRD, address
0x4000 5054) bit description . . . . . . . . . . . . .610
Table 431. Dynamic Memory Load Mode register to Active
Command Time (DYNAMICMRD, address
0x4000 5058) bit description . . . . . . . . . . . . .610
Table 432. Static Memory Extended Wait register
(STATICEXTENDEDWAIT, address
0x4000 5080) bit description . . . . . . . . . . . . .610
Table 433. Dynamic Memory Configuration registers
Table 434. Address mapping . . . . . . . . . . . . . . . . . . . . .612
Table 435. Dynamic Memory RASCAS Delay registers
Table 436. Static Memory Configuration registers
Table 437. Static Memory Write Enable Delay registers
Table 438. Static Memory Output Enable delay registers
Table 439. Static Memory Read Delay registers
Table 440. Static Memory Page Mode Read Delay registers
Table 441. Static Memory Write Delay registers
Table 442. Static Memory Turn Round Delay registers
Table 443. SDRAM mode register description. . . . . . . . .622
Table 444. SPIFI clocking and power control . . . . . . . . .627
Table 445. SPIFI flash memory map . . . . . . . . . . . . . . . .628
Table 446. SPIFI pin description . . . . . . . . . . . . . . . . . . .628
Table 447. Register overview: SPIFI (base address 0x4000
3000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 629
Table 448. SPIFI control register (CTRL, address 0x4000
3000) bit description. . . . . . . . . . . . . . . . . . . . 629
Table 449. SPIFI command register (CMD, address 0x4000
3004) bit description. . . . . . . . . . . . . . . . . . . . 631
Table 450. SPIFI address register (ADDR, address 0x4000
3008) bit description. . . . . . . . . . . . . . . . . . . . 632
Table 451. SPIFI intermediate data register (IDATA, address
0x4000 300C) bit description . . . . . . . . . . . . . 632
Table 452. SPIFI cache limit register (CLIMIT, address
0x4000 3010) bit description . . . . . . . . . . . . . 633
Table 453. SPIFI Data register (DATA, address 0x4000
3014) bit description. . . . . . . . . . . . . . . . . . . . 633
Table 454. SPIFI memory command register (MCMD,
address 0x4000 3018) bit description . . . . . . 634
Table 455. SPIFI status register (STAT, address 0x4000
301C) bit description . . . . . . . . . . . . . . . . . . . 635
Table 456. USB0 clocking and power control . . . . . . . . . 640
Table 457. USB related acronyms . . . . . . . . . . . . . . . . . 642
Table 458. Fixed endpoint configuration . . . . . . . . . . . . . 642
Table 459. USB Packet size . . . . . . . . . . . . . . . . . . . . . . 643
Table 460. USB0 pin description. . . . . . . . . . . . . . . . . . . 643
Table 461. Register access abbreviations . . . . . . . . . . . 644
Table 462. Register overview: USB0 OTG controller (register
base address 0x4000 6000) . . . . . . . . . . . . 645
Table 463. System bus interface configuration register
Table 464. CAPLENGTH register (CAPLENGTH - address
0x4000 6100) bit description . . . . . . . . . . . . . 648
Table 465. HCSPARAMS register (HCSPARAMS - address
0x4000 6104) bit description . . . . . . . . . . . . 648
Table 466. HCCPARAMS register (HCCPARAMS - address
0x4000 6108) bit description . . . . . . . . . . . . . 649
Table 467. DCIVERSION register (DCIVERSION - address
0x4000 6120) bit description . . . . . . . . . . . . . 649
Table 470. USB Command register in host mode
(USBCMD_H - address 0x4000 6140) bit
description - host mode . . . . . . . . . . . . . . . . . 651
Table 471. Frame list size values . . . . . . . . . . . . . . . . . . 653
Table 472. USB Status register in device mode (USBSTS_D
- address 0x4000 6144) register bit description
654
Table 473. USB Status register in host mode (USBSTS_H -
address 0x4000 6144) register bit description .
656
Table 474. USB Interrupt register in device mode
Table 475. USB Interrupt register in host mode (USBINTR_H
- address 0x4000 6148) bit description . . . . 659