![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 551](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827551.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
551 of 1441
NXP Semiconductors
UM10503
Chapter 22: LPC43xx/LPC43Sxx SD/MMC interface
22.6.11 Command Argument Register
4
TXDR
Transmit FIFO data request. Bits used to mask unwanted
interrupts. Value of 0 masks interrupt; value of 1 enables
interrupt.
0
5
RXDR
Receive FIFO data request. Bits used to mask unwanted
interrupts. Value of 0 masks interrupt; value of 1 enables
interrupt.
0
6
RCRC
Response CRC error. Bits used to mask unwanted
interrupts. Value of 0 masks interrupt; value of 1 enables
interrupt.
0
7
DCRC
Data CRC error. Bits used to mask unwanted interrupts.
Value of 0 masks interrupt; value of 1 enables interrupt.
0
8
RTO
Response time-out. Bits used to mask unwanted
interrupts. Value of 0 masks interrupt; value of 1 enables
interrupt.
0
9
DRTO
Data read time-out. Bits used to mask unwanted interrupts.
Value of 0 masks interrupt; value of 1 enables interrupt.
0
10
HTO
Data starvation-by-host time-out (HTO) /Volt_switch_int.
Bits used to mask unwanted interrupts. Value of 0 masks
interrupt; value of 1 enables interrupt.
0
11
FRUN
FIFO underrun/overrun error. Bits used to mask unwanted
interrupts. Value of 0 masks interrupt; value of 1 enables
interrupt.
0
12
HLE
Hardware locked write error. Bits used to mask unwanted
interrupts. Value of 0 masks interrupt; value of 1 enables
interrupt.
0
13
SBE
Start-bit error. Bits used to mask unwanted interrupts.
Value of 0 masks interrupt; value of 1 enables interrupt.
0
14
ACD
Auto command done. Bits used to mask unwanted
interrupts. Value of 0 masks interrupt; value of 1 enables
interrupt.
0
15
EBE
End-bit error (read)/Write no CRC. Bits used to mask
unwanted interrupts. Value of 0 masks interrupt; value of 1
enables interrupt.
0
16
SDIO_INT_MASK Mask SDIO interrupt. When masked, SDIO interrupt
detection for card is disabled. A 0 masks an interrupt, and
1 enables an interrupt. In MMC-Ver3.3-only mode, this bit
is always 0.
0
31:17
-
Reserved
-
Table 367. Interrupt Mask Register (INTMASK, address 0x4000 4024) bit description
Bit
Symbol
Description
Reset
value
Table 368. Command Argument Register (CMDARG, address 0x4000 4028) bit description
Bit
Symbol
Description
Reset
value
31:0
CMD_ARG
Value indicates command argument to be passed to card. 0