![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1412](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271412.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1412 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
(IER, address 0x4008 2004) bit description . 1158
Table 957: UART1 Interrupt Identification Register (IIR,
address 0x4008 2008) bit description. . . . . . 1159
Table 958: UART1 Interrupt Handling . . . . . . . . . . . . . . 1160
Table 959: UART1 FIFO Control Register (FCR, address
0x4008 2008) bit description . . . . . . . . . . . . 1161
Table 960: UART1 Line Control Register (LCR, address
0x4008 200C) bit description . . . . . . . . . . . . 1163
Table 961: UART1 Modem Control Register (MCR, address
0x4008 2010) bit description . . . . . . . . . . . . 1163
Table 962: UART1 Line Status Register (LSR, address
0x4008 2014) bit description . . . . . . . . . . . . 1164
Table 963: UART1 Modem Status Register (MSR, address
0x4008 2018) bit description . . . . . . . . . . . . 1166
Table 964: UART1 Scratch Pad Register (SCR, address
0x4008 2014) bit description . . . . . . . . . . . . 1166
Table 965: Autobaud Control Register (ACR, address
0x4008 2020) bit description . . . . . . . . . . . . 1167
Table 966: UART1 Fractional Divider Register (FDR,
address 0x4008 2028) bit description. . . . . . 1167
Table 967: UART1 RS485 Control register (RS485CTRL -
address 0x4008 204C) bit description . . . . . 1168
Table 968. UART1 RS485 Address Match register
Table 969. UART1 RS485 Delay value register (RS485DLY -
address 0x4008 2054) bit description. . . . . . 1169
Table 970: UART1 Transmit Enable Register (TER - address
0x4008 205C) bit description . . . . . . . . . . . . 1170
Table 971: Modem status interrupt generation . . . . . . . 1171
Table 972. SSP0/1 clocking and power control . . . . . . . 1173
Table 973. SSP pin description . . . . . . . . . . . . . . . . . . . 1174
Table 974. Register overview: SSP0 (base address 0x4008
3000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1174
Table 975. Register overview: SSP1 (base address 0x400C
5000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1175
Table 976: SSP Control Register 0 (CR0 - address
Table 977: SSP Control Register 1 (CR1 - address
Table 978: SSP Data Register (DR - address 0x4008 3008
(SSP0), 0x400C 5008 (SSP1)) bit description . . .
1177
Table 979: SSP Status Register (SR - address 0x4008 300C
(SSP0), 0x400C 500C (SSP1)) bit description . . .
1178
Table 980: SSP Clock Prescale Register (CPSR - address
Table 981: SSP Interrupt Mask Set/Clear register (IMSC -
Table 982: SSP Raw Interrupt Status register (RIS - address
Table 983: SSP Masked Interrupt Status register (MIS
Table 984: SSP interrupt Clear Register (ICR - address
0x4008 3020 (SSP0), ICR - 0x400C 5020
(SSP1)) bit description . . . . . . . . . . . . . . . . . 1180
Table 985: SSP DMA Control Register (DMACR - address
Table 986. SPI clocking and power control . . . . . . . . . . 1188
Table 987. SPI pin description . . . . . . . . . . . . . . . . . . . 1190
Table 988. Register overview: SPI (base address 0x4010
0000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1190
Table 989: SPI Control Register (CR - address 0x4010 0000)
bit description . . . . . . . . . . . . . . . . . . . . . . . 1191
Table 990: SPI Status Register (SR - address 0x4010 0004)
bit description. . . . . . . . . . . . . . . . . . . . . . . . 1192
Table 991: SPI Data Register (DR - address 0x4010 0008)
bit description. . . . . . . . . . . . . . . . . . . . . . . . 1193
Table 992: SPI Clock Counter Register (CCR - address
0x4010 000C) bit description . . . . . . . . . . . . 1194
Table 993: SPI Test Control Register (TCR - address
0x4010 0010) bit description . . . . . . . . . . . . 1194
Table 994: SPI Test Status Register (TSR - address
0x4010 0014) bit description . . . . . . . . . . . . 1194
Table 995: SPI Interrupt Register (INT - address
0x4010 001C) bit description . . . . . . . . . . . . 1195
Table 996. SPI Data To Clock Phase Relationship . . . . 1196
Table 997. I2S clocking and power control . . . . . . . . . . 1200
Table 998. Pin description. . . . . . . . . . . . . . . . . . . . . . . 1203
Table 999. Register overview: I2S0 (base address 0x400A
2000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1205
Table 1000. Register overview: I2S1 (base address 0x400A
3000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1206
Table 1001. I2S Digital Audio Output register (DAO, address
Table 1002. I2S Digital Audio Input register (DAI, address
Table 1003. Transmit FIFO register (TXFIFO, address
Table 1004. I2S Receive FIFO register (RXFIFO, address
Table 1005. I2S Status Feedback register (STATE, address
Table 1006. I2S DMA Configuration register 1 (DMA1,
Table 1007. I2S DMA Configuration register 2 (DMA2,