![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1067](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271067.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1067 of 1441
NXP Semiconductors
UM10503
Chapter 34: LPC43xx/LPC43Sxx Quadrature Encoder Interface (QEI)
INTSTAT
RO
0xFE0
Interrupt status register
0
IE
RO
0xFE4
Interrupt enable register
0
CLR
WO
0xFE8
Interrupt status clear register
0
SET
WO
0xFEC
Interrupt status set register
0
Table 827. Register overview: QEI (base address 0x400C 6000)
Name
Access
Address
offset
Description
Reset value
Reference