![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1368](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271368.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1368 of 1441
NXP Semiconductors
UM10503
Chapter 50: LPC43xx/LPC43Sxx EEPROM memory
50.5.2.4 Interrupt enable register
50.5.2.5 Interrupt status clear register
50.5.2.6 Interrupt status set
Table 1168.Interrupt enable register (INTEN, address 0x4000 EFE4) bit description
Bits
Symbol
Description
Reset
value
1:0
-
Reserved. The value read from a reserved bit is not defined.
NA
2
EE_PROG_DONE
EEPROM program operation finished interrupt enable bit.
Bit is:
- set when one is written in the corresponding bit of the INTENSET register.
- cleared when one is written to the corresponding bit of the INTENCLR register.
0
31:3
-
Reserved. The value read from a reserved bit is not defined.
NA
Table 1169.Interrupt status clear register (INTSTATCLR, address 0x4000 EFE8) bit description
Bits
Symbol
Description
Reset value
1:0
-
Reserved. Read value is undefined, only zero should be written.
NA
2
PROG_CLR_ST
Clear program operation finished interrupt status bit for EEPROM device.
0 = leave corresponding bit unchanged.
1 = clear corresponding bit.
0
31:3
-
Reserved. Read value is undefined, only zero should be written.
NA
Table 1170.Interrupt status set register (INTSTATSET, address 0x4000 EFEC) bit description
Bits
Symbol
Description
Reset value
1:0
-
Reserved. Read value is undefined, only zero should be written.
NA
2
PROG_SET_ST
Set program operation finished interrupt status bit for EEPROM device.
0 = leave corresponding bit unchanged.
1 = set corresponding bit.
0
31:3
-
Reserved. Read value is undefined, only zero should be written.
NA