![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 153](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827153.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
153 of 1441
NXP Semiconductors
UM10503
Chapter 11: LPC43xx/LPC43Sxx Configuration Registers (CREG)
11.4.10 Cortex-M4 TXEV event clear register
This register captures the signal TXEV from the ARM Cortex-M4 processor (see
).
11.4.11 Chip ID register
11.4.12 ARM Cortex-M0SUB memory mapping register
The reset value for this register depends on the execution of the boot loader. See
. All memory mapped addresses must be located on a 4 kB boundary.
11.4.13 Cortex-M0SUB TXEV event clear register
This register captures the signal TXEV from the ARM Cortex-M0SUB processor (see
).
Table 106. M4 TXEV clear register (M4TXEVENT, address 0x4004 3130) bit description
Bit
Symbol
Value Description
Reset
value
Access
0
TXEVCLR
Cortex-M4 TXEV event.
0
R/W
0
Clear the TXEV event.
1
No effect.
31:1
-
Reserved.
-
-
Table 107. Chip ID register (CHIPID, address 0x4004 3200) bit description
Bit
Symbol
Description
Reset
value
Access
31:0
ID
Boundary scan ID code
0x5906 002B or 0x6906 002B = LPC4370/50/30/20/10
and LPC43S70/S50/S30/S20 (flashless parts)
0x4906 002B = LPC436x/5x/3x/2x/1x,
LPC43S6x/S5x/S3x (Rev ‘-’ parts with on-chip flash)
0x7906 002B = LPC436x/5x/3x/2x/1x,
LPC43S6x/S5x/S3x (Rev A parts with on-chip flash)
-
R
Table 108. Memory mapping register (M0SUBMEMMAP, address 0x4004 3308) bit description
Bit
Symbol
Description
Reset
value
Access
11:0
Reserved
0
-
31:12
M0SUBMAP
Shadow address when accessing memory at
address 0x0000 0000
-
R/W
Table 109. Cortex-M0SUB TXEV clear register (M0SUBTXEVENT, address 0x4004 3314) bit
description
Bit
Symbol
Value Description
Reset
value
Access
0
TXEVCLR
Cortex-M0SUB TXEV event handling.
0
R/W
0
Clear the TXEV event.
1
No effect.
31:1
-
Reserved.
-
-