![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 455](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827455.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
455 of 1441
NXP Semiconductors
UM10503
Chapter 18: LPC43xx/LPC43Sxx Global Input Multiplexer Array (GIMA)
18.4.27 Event router input 14 multiplexer (EVENTROUTER_14_IN)
18.4.28 Event router input 16 multiplexer (EVENTROUTER_16_IN)
Table 237. Event router input 14 multiplexer (EVENTROUTER_14_IN, address 0x400C 7068)
bit description
Bit
Symbol
Value
Description
Reset value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x3 to 0xF are reserved. 0
0x0
CTOUT_6 or T1_MAT2
0x1
SGPIO12
0x2
T1_MAT2
31:8
-
Reserved
-
Table 238. Event router input 16multiplexer (EVENTROUTER_16_IN, address 0x400C 706C)
bit description
Bit
Symbol
Value
Description
Reset value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x2 to 0xF are reserved.
0
0x0
CTOUT_14 or T3_MAT2
0x1
T3_MAT2
31:8
-
Reserved
-