![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 128](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827128.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
128 of 1441
NXP Semiconductors
UM10503
Chapter 10: LPC43xx/LPC43Sxx Event router
13
TIM2_L
Level detect mode for combined timer output 2 event.
0
0
Detect LOW level GIMA output 25 if bit 13 in the EDGE
register is 0. Detect falling edge if bit 13 in the EDGE
register is 1.
1
Detect HIGH level GIMA output 25 if bit 13 in the EDGE
register is 0. Detect rising edge if bit 13 in the EDGE
register is 1.
14
TIM6_L
Level detect mode for combined timer output 6 event.
0
0
Detect LOW level of GIMA output 26 if bit 14 in the EDGE
register is 0. Detect falling edge if bit 14 in the EDGE
register is 1.
1
Detect HIGH level of GIMA output 26 if bit 14 in the EDGE
register is 0. Detect rising edge if bit 14 in the EDGE
register is 1.
15
QEI_L
Level detect mode for QEI event.
0
0
Detect LOW level of the QEI interrupt if bit 15 in the EDGE
register is 0. Detect falling edge if bit 15 in the EDGE
register is 1.
1
Detect HIGH level of the QEI interrupt if bit 15 in the EDGE
register is 0. Detect rising edge if bit 15 in the EDGE
register is 1.
16
TIM14_L
Level detect mode for combined timer output 14 event.
0
0
Detect LOW level of GIMA output 27 if bit 16 in the EDGE
register is 0. Detect falling edge if bit 16 in the EDGE
register is 1.
1
Detect HIGH level of GIMA output 27 if bit 16 in the EDGE
register is 0. Detect rising edge if bit 16 in the EDGE
register is 1.
18:17 -
-
Reserved.
19
RESET_L
Level detect mode for Reset
0
0
Detect LOW level if bit 17 in the EDGE register is 0. Detect
falling edge if bit 17 in the EDGE register is 1.
1
Detect HIGH level if bit 17 in the EDGE register is 0.
Detect rising edge if bit 17 in the EDGE register is 1.
20
BODRESET_
L
Level detect mode for BOD Reset
0
0
Detect LOW level if bit 20 in the EDGE register is 0. Detect
falling edge if bit 20 in the EDGE register is 1.
1
Detect HIGH level if bit 20 in the EDGE register is 0.
Detect rising edge if bit 20 in the EDGE register is 1.
21
DPDRESET_
L
Level detect mode for Deep power-down Reset
0
0
Detect LOW level if bit 21 in the EDGE register is 0. Detect
falling edge if bit 21 in the EDGE register is 1.
1
Detect HIGH level if bit 21 in the EDGE register is 0.
Detect rising edge if bit 21 in the EDGE register is 1.
31:22 -
-
Reserved.
Table 86.
Level configuration register (HILO, address 0x4004 4000) bit description
Bit
Symbol
Value Description
Reset
value