![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 142](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827142.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
142 of 1441
NXP Semiconductors
UM10503
Chapter 11: LPC43xx/LPC43Sxx Configuration Registers (CREG)
11.4 Register description
Table 96.
Register overview: Configuration registers (base address 0x4004 3000)
Name
Access
Address
offset
Description
Reset
value
Reset
value after
EMC,
UART0/3
boot
Reset
value
after
USB0/1
boot
Reference
-
-
0x000
Reserved
-
-
-
-
CREG0
R/W
0x004
Chip configuration register
32 kHz oscillator output and
BOD control register.
-
0xF3C
0xF1C
CREG1
R/W
0x008
Chip Configuration register 1.
Controls wake-up using USB in
deep-sleep mode.
-
0x3030DB
0x3030DB
-
-
0x00C -
0x0FC
Reserved
-
-
-
-
M4MEMMAP
R/W
0x100
ARM Cortex-M4 memory
mapping
0x1040
0000
0x1000
0000
0x1000
0000
-
-
0x104 -
0x114
Reserved
-
-
-
-
CREG5
R/W
0x118
Chip configuration register 5.
Controls JTAG access.
-
0x4000
0260
-
DMAMUX
R/W
0x11C
DMA mux control
-
-
-
FLASHCFGA
R/W
0x120
Flash accelerator configuration
register for flash bank A
0x8000
F03A
-
-
FLASHCFGB
R/W
0x124
Flash accelerator configuration
register for flash bank B
0x8000
F03A
-
-
ETBCFG
R/W
0x128
ETB RAM configuration
0x1
0x1
0x1
CREG6
R/W
0x12C
Chip configuration register 6.
Controls multiple functions :
Ethernet interface,
SCTimer/PWM output, I2S0/1
inputs, EMC clock.
0
-
-
M4TXEVENT
R/W
0x130
Cortex-M4 TXEV event clear
0
-
-
-
-
0x134 -
0x1FC
Reserved
-
-
-
-
CHIPID
RO
0x200
Chip ID
-
-
-
-
-
0x200 -
0x304
Reserved
-
-
-
-
M0SUBMEMMAP
R/W
0x308
ARM Cortex-M0SUB memory
mapping
0x184000
00
-
-
-
-
0x310
Reserved
-
-
-
-
M0SUBTXEVENT
R/W
0x314
Cortex-M0SUB TXEV event
clear
0
-
-
-
-
0x318 -
0x3FC
Reserved
-
-
-
-
M0APPTXEVENT
R/W
0x400
Cortex-M0APP TXEV event
clear
0
-
-